电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530JA16M0000BGR

产品描述CMOS Output Clock Oscillator, 16MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小268KB,共15页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

530JA16M0000BGR概述

CMOS Output Clock Oscillator, 16MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530JA16M0000BGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TAPE AND REEL
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率16 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS
物理尺寸7.0mm x 5.0mm x 1.85mm
最大供电电压1.89 V
最小供电电压1.71 V
标称供电电压1.8 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
trf7960高度集成13.56MHZ rfid读取器
特点:集成标准ISO14443A/B ISO15693.TIAG-IT以及HF-EPC集成负载波结接受解码兼容(212KHZ 424KHZ 484KHZ 848KHZ)...
geyong 无线连接
51控制ADC输出一直是高电平怎么回事,求大神指点!
keil文件有点乱。我用的是ggggggggggg.hex导入单片机中的。 ...
九妹哈哈哈 51单片机
求一用寄存器写的STM32的PWM输入模式的程序
初学STM32,现在想用STM32测一个脉冲的高电平的时间,只知道可以用定时器的捕获模式,但看了很久都不知道怎样配置,求高手们给小弟一个用寄存器写的可以用来测脉冲高电平时间的程序!!:Cry:急 ......
我愿意漂泊 stm32/stm8
wince USB host接键盘IC 拓展USB HUB
键盘IC是AU9462,输入:USB HOST;输出:键盘矩阵+3路USB HOST 用这颗IC拓展USB HOST,结果发现系统起不来(在CE5.0下起的来,在6.0碰上这个情况),请明白的高手指点,谢谢...
guochen82 嵌入式系统
想请教下大神TLE4254芯片的EN引脚接收到的是高电平还是低...
想请教下大神,U3-19连接单片机引脚,给高电平还是低电平能是TLE4254导通,TLE4254的EN引脚接受到高电平导通芯片 ...
pqa 汽车电子
question
如何进入程序上传?...
liu_liu520 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1055  2686  157  494  2163  40  7  53  10  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved