电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V2556XSA200BQ

产品描述ZBT SRAM, 128KX36, 3.2ns, CMOS, PBGA165, 13 X 15 MM, FBGA-165
产品类别存储    存储   
文件大小502KB,共28页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71V2556XSA200BQ概述

ZBT SRAM, 128KX36, 3.2ns, CMOS, PBGA165, 13 X 15 MM, FBGA-165

IDT71V2556XSA200BQ规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明TBGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间3.2 ns
其他特性PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B165
JESD-609代码e0
长度15 mm
内存密度4718592 bit
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量165
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX36
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)225
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间20
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
128K x 36, 256K x 18
IDT71V2556S/XS
3.3V Synchronous ZBT™ SRAMs
IDT71V2558S/XS
2.5V I/O, Burst Counter
IDT71V2556SA/XSA
Pipelined Outputs
IDT71V2558SA/XSA
Features
Description
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz
(3.2 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
W
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 2.5V I/O Supply (V
DDQ)
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
complaint)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
The IDT71V2556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus cycles
when turning the bus around between reads and writes, or writes and
reads. Thus, they have been given the name ZBT
TM
, or Zero Bus
Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and two cycles later the associated data cycle occurs, be it read
or write.
The IDT71V2556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V2556/58 to
be suspended as long as necessary. All synchronous inputs are ignored
when (CEN) is high and the internal device registers will hold their previous
values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be initiated.
However, any pending data transfers (reads or writes) will be completed.
The data bus will tri-state two cycles after chip is deselected or a write is
initiated.
The IDT71V2556/58 has an on-chip burst counter. In the burst mode,
the IDT71V2556/58 can provide four cycles of data for a single address
presented to the SRAM. The order of the burst sequence is defined by the
LBO
input pin. The
LBO
pin selects between linear and interleaved burst
sequence. The ADV/LD signal is used to load a new external address
(ADV/LD = LOW) or increment the internal burst counter (ADV/LD =
HIGH).
The IDT71V2556/58 SRAMs utilize IDT's latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
1
©2007 Integrated Device Technology, Inc.
FEBRUARY 2007
DSC-4875/09
4875 tbl 01
16位A/D多通道采集问题,呼叫大虾
33464 电路框图如图,图中电阻为10K,电容为10uF,多路开关为AD7501,多路开关前的运放为AD620,后面的运放为AD8021,均采用正负12V供电电源,16位AD为AD7663。遇到的问题如下: 1、 ......
半导体狂人 模拟电子
IAR 编译器求助
谁有IAR编译器啊 在网上下不来,谢谢各位大侠给我传一份吧! 小弟不胜感激,:Sad: 顺便说说编译430的软件都有哪些啊 keil可以吗? ...
zhangdaoyu 微控制器 MCU
【兆易GD32F310测评】+ADC数据采集
GD32F310G开发板配有1个12位ADC,可进行6位、8位、10位及12位的数据采集,进行8位数据采集的效果见下图所示。 606690 8位数据采集效果图 要进行A/D数据采集,主要涉及下面3个函数,即 ......
jinglixixi GD32 MCU
【米尔边缘AI计算盒FZ5测评】开发板目标分类demo
上电启动前需要先将网线和USB线连接至PC,对于网线其有两种连接方式:一种是通过路由器连接,另一种是直连PC,这里我们选择了直连PC的方式。首先修改电脑的静态IP地址: 527928 然后打开 ......
zzx1997 嵌入式系统
!!!!用G2553产生spwm时会出现跳帧,求解答!
用G2553产生spwm时会出现跳帧,求解答! 93074 93075 93078 93077 93076...
彳亍1988 微控制器 MCU
有人用过CAV444这个电容式信号线性转换芯片么?
有人用过CAV444这个电容式信号线性转换芯片么?我需要它做电容式液位传感器。这个芯片的外围电路如何搭建,各元器件的值是多少?有没有卖直插式的那种(我看网上基本都是贴片式的,懒得画PCB板 ......
jljtwkn 传感器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 208  1515  663  1365  487  30  19  12  42  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved