电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531WB604M000DGR

产品描述CMOS/TTL Output Clock Oscillator, 604MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

531WB604M000DGR概述

CMOS/TTL Output Clock Oscillator, 604MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531WB604M000DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明ROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号531
安装特点SURFACE MOUNT
标称工作频率604 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS/TTL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压1.89 V
最小供电电压1.71 V
标称供电电压1.8 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
ADI PCB布局文件-MT-101:去耦技术
从基本开始学习!...
蓝雨夜 ADI 工业技术
中秋佳节,你被催婚了吗?
今天是中秋佳节,坛友们有回家团圆么??回家团圆的小伙伴不知道有没有被三姑六婆包围催婚呢?:puzzle:感觉当年龄到达了一定程度,每逢佳节被催婚呀~嘿嘿,又有多少人已经被定好去相亲了?话说 ......
okhxyyo 聊聊、笑笑、闹闹
ADS c++语言中类和中断的矛盾
ADS c++语言中类和中断的矛盾 代码如下: class time { public: friend void __irq timeUp(void); int timeCount; } void __irq timeUp() { timeCount=1;//这里编译会有错 ......
汪骏 嵌入式系统
不能获得IP地址的问题
我一台电脑被雷击坏了网卡不能上网,单独加了个网卡,能上网了,但没过几天电脑不能开机了。发现原来板载网卡芯片(RTL8110)很烫手,就把板载网卡(RTL8110)取下来不用。电脑是可以开机了,加 ......
123456123 嵌入式系统
这道汇编题那 里有问题求助
已知21000h处字单元的内容为 BE00H,对于如下程序: mov ax,2000h mov ds,ax mov bx,1000h mov ax, inc bx inc bx mov ,ax inc bx ......
quq 嵌入式系统
求电子类专业英语
因最近学习一些软件,很多专业术语看不懂,大多需要配合词典才能搞清楚。若那位大师有这方面相关的英语术语资料,希望能帮帮小弟,不胜感激!...
electricalwang 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2614  2702  48  2249  587  58  4  35  43  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved