电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

70T631S8BFGI8

产品描述Dual-Port SRAM
产品类别存储    存储   
文件大小232KB,共27页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

70T631S8BFGI8概述

Dual-Port SRAM

70T631S8BFGI8规格参数

参数名称属性值
厂商名称IDT (Integrated Device Technology)
Reach Compliance Codecompliant
内存集成电路类型DUAL-PORT SRAM
Base Number Matches1

文档预览

下载PDF文档
Features
HIGH-SPEED 2.5V
512/256K x 18
ASYNCHRONOUS DUAL-PORT
STATIC RAM
WITH 3.3V 0R 2.5V INTERFACE
IDT70T633/1S
True Dual-Port memory cells which allow simultaneous
access of the same memory location
High-speed access
– Commercial: 8/10/12/15ns (max.)
– Industrial: 10/12ns (max.)
RapidWrite Mode simplifies high-speed consecutive write
cycles
Dual chip enables allow for depth expansion without
external logic
IDT70T633/1 easily expands data bus width to 36 bits or
more using the Master/Slave select when cascading more
than one device
M/S = V
IH
for
BUSY
output flag on Master,
M/S = V
IL
for
BUSY
input on Slave
Busy and Interrupt Flags
On-chip port arbitration logic
U B
L
LB
L
Full hardware support of semaphore signaling between
ports on-chip
Fully asynchronous operation from either port
Separate byte controls for multiplexed bus and bus
matching compatibility
Sleep Mode Inputs on both ports
Supports JTAG features compliant to IEEE 1149.1 in
BGA-208 and BGA-256 packages
Single 2.5V (±100mV) power supply for core
LVTTL-compatible, selectable 3.3V (±150mV)/2.5V (±100mV)
power supply for I/Os and control signals on each port
Available in a 256-ball Ball Grid Array and 208-ball fine pitch
Ball Grid Array
Industrial temperature range (–40°C to +85°C) is available
for selected speeds
Green parts available, see ordering information
Functional Block Diagram
UB
R
LB
R
R/
W
L
B
E
0
L
B
E
1
L
B
E
1
R
B
E
0
R
R/
W
R
C E
0L
CE
1L
C E
0R
CE
1R
OE
L
Dout0-8_L
Dout9-17_L
Dout0-8_R
Dout9-17_R
OE
R
512/256K x 18
MEMORY
ARRAY
I/O
0L
- I/O
17L
Din_L
Din_R
I/O
0R
- I/O
17R
A
18L
(1)
A
0L
Address
Decoder
ADDR_L
ADDR_R
Address
Decoder
A
18R
(1)
A
0R
TDI
OE
L
C E
0L
CE
1L
ARBITRATION
INTERRUPT
SEMAPHORE
LOGIC
OE
R
C E
0R
CE
1R
TDO
JTAG
TCK
TMS
T R ST
R/W
L
R/W
R
B U S Y
L(2,3)
S EM
L
INT
L(3)
ZZ
(4)
(4)
ZZ
L
ZZ
R
NOTES:
CONTROL
LOGIC
1. Address A
18
x is a NC for IDT70T631.
2.
BUSY
is an input as a Slave (M/S=V
IL
) and an output when it is a Master (M/S=V
IH
).
3
BUSY
and
INT
are non-tri-state totem-pole outputs (push-pull).
4. The sleep mode pin shuts off all dynamic inputs, except JTAG inputs, when asserted. OPTx,
INTx,
M/S and the
sleep mode pins themselves (ZZx) are not affected during sleep mode.
B U S Y
R(2,3)
M/S
SEM
R
IN T
R(3)
5670 drw 01
OCTOBER 2011
DSC-5670/8
1
©2011 Integrated Device Technology, Inc.
MAX197转换问题
我现在用430单片机驱动MAX197,控制字些进去了,INT在写完控制字后也置低了,第一次读数据的时候INT也回到了高, 但是接下来INT就一直保持高电平,是怎么回事,如果控制字没写进去应该INT不会 ......
xqspeed 综合技术交流
multisim仿真程序,可直接用(RC低通仿真电路和电压衰减仿真电路)
本帖最后由 bqgup 于 2018-11-19 20:09 编辑 384683 384684 ...
bqgup 创意市集
隔离式降压转换器布局有技巧(转)
同步降压转换器已作为隔离式偏置电源在通信及工业市场得到认可。隔离式降压转换器或者通常所谓的Fly-Buck™转换器,采用一个耦合电感器代替降压转换器电感器,用以创建隔离式输出以及非隔 ......
qwqwqw2088 模拟与混合信号
帮忙分析一下,我的Ulink2为什么坏了?
我的ULink2在用了一段时间后突然坏了,现象如下: 插上目标板后Ulink2与PC的通讯就断掉了。 在“Option for target 》debug>setting”处与Ulink2和目标板相关的信息都是灰色的,没有 ......
hahatoday stm32/stm8
一份对于FPGA爱好者有用的好书,FPGA开发全攻略
给大家分享本书,愿大家学习愉快!呵呵...
zhuizhu12345 FPGA/CPLD
女足赢啦!!!
4月13日下午,东京奥运会女足亚洲区预选赛附加赛第二回合比赛,通过加时赛,中国女足主场2-2战平韩国女足,杨曼、王霜先后破门。两回合总比分,中国女足4-3韩国女足。中国女足成功晋级东京奥运 ......
eric_wang 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 62  1350  1685  252  604  11  38  8  58  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved