电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

532FA000272BG

产品描述LVDS Output Clock Oscillator, 250MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小2MB,共33页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

532FA000272BG概述

LVDS Output Clock Oscillator, 250MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

532FA000272BG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性IT CAN ALSO OPERATE AT 225 MHZ
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号532
安装特点SURFACE MOUNT
标称工作频率250 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVDS
物理尺寸177.8mm x 127.0mm x 41.91mm
最长上升时间0.35 ns
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
Si532
D
U A L
F
R E Q U E N C Y
C
R Y S TA L
O
S C I L L A T O R
(XO )
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Two selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
FS
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si532 dual frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si532 is
available with any-rate output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si532 uses one fixed crystal
frequency to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The Si532 IC
based XO is factory configurable for a wide variety of user specifications
including frequency, supply voltage, output format, and temperature stability.
Specific configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
CLK–
CLK+
(LVDS/LVPECL/CML)
FS
OE
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
(CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
FS
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si532
ziggbee串口调试相关,深联科技wsn
:):) :) :) :) :) 各位大侠, 我研究的深联科技的wsn开发套件,想在一台电脑上同时观察几个节点的串口输出数据,问一哈有没有能用上的工具软件啊...
826921505 无线连接
AT24C1024资料
AT24C1024资料...
西门 嵌入式系统
过程连续赋值为什么出错了,书上的代码居然不能编译
Verilog HDL应用程序设计实例精讲 这本书里面的1个例子 //异步清零输入的下降沿D触发器 module test1(q,d,clr,clk); input d,clr,clk; output q; reg q;//输出,寄存器类型 always @(cl ......
redcar FPGA/CPLD
C8051F120调试口问题
我想知道C8051F120在Kei环境下怎么用JTAG调试,还有MAX232怎么和C8051F120相连接的,希望高手指教,或者哪位热心坛友有C8051F120开发板的原理图能让我参考一下吗?谢谢!...
zw357234798 51单片机
脑肌电控制机械臂(养老助残机械臂)
...
硅步Robot 聊聊、笑笑、闹闹
压力开关基础知识
1. 概述 压力开关是与电器开关相结合的装置,当到达预先设定的流体压力时,开关接点动作。主要应用于电厂、石化、冶金行业等工业设备上输出报警或控制信号,在工业领域中有着重要的用 ......
ruite0087 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1402  332  1124  134  347  46  27  11  21  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved