电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531PB101M000BGR

产品描述CMOS Output Clock Oscillator, 101MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小268KB,共15页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

531PB101M000BGR概述

CMOS Output Clock Oscillator, 101MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531PB101M000BGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TAPE AND REEL
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号531
安装特点SURFACE MOUNT
标称工作频率101 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS
物理尺寸7.0mm x 5.0mm x 1.85mm
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
青越锋功能介绍——层堆栈管理
真正的PCB设计,在最后生成的工程文件(Gerber)中,关于内电层是有着正片和反片的区别的(如同照片底片一样)。但是某些PCB设计软件,或只有正片的内电层,又或是只有反片的内电层,无法同时 ......
tsingyue PCB设计
XILLINX VIVADO快速上手-HDL流程-内含视频、工程和中文版文档
469639 链接:https://pan.baidu.com/s/1wNkSIJeO7G86YGjy0CtJ6g 提取码:zjev ...
18671597159 FPGA/CPLD
我的液晶,要命啊!
终于买来了液晶,接上以后调试了程序。结果什么也不显示-白屏。 串口输出: LCD: display instance 'Drivers\Display\S3C2440\CONFIG', num monitors 1 Invalid BPP value passed to drive ......
yjdhr 嵌入式系统
出现PCB铜线脱落?你可能要注意这三点!
PCB的铜线脱落(也是常说的甩铜)不良,PCB厂都说是层压板的问题,要求其生产工厂承担不良损失。根据多年的客户投诉处理经验,PCB厂甩铜常见的原因有以下几种:一、 层压板制程原因:  正常情 ......
mwkjhl PCB设计
监控工程安装留意50项
一、摄像机的安装: 1.?在知足监督目标视场范围要求的前提下,其安装高度:室内摄像机的安装高度以2.5~5m为宜,室外以3.5~10m为宜;电梯轿箱内安装在其顶部,与电梯操纵器成对角处,且 ......
xyh_521 工业自动化与控制
【分享】WB-阿里云物联网设备模拟器
424429 424430 此内容由EEWORLD论坛网友cxmdz原创,如需转载或用于商业用途需征得作者同意并注明出处 ...
cxmdz NXP MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 875  1593  233  2084  343  38  25  3  12  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved