电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PT7V4050GATCB18.432/16.384

产品描述PLL/Frequency Synthesis Circuit,
产品类别模拟混合信号IC    信号电路   
文件大小156KB,共7页
制造商Pericom Semiconductor Corporation (Diodes Incorporated)
官网地址https://www.diodes.com/
下载文档 详细参数 全文预览

PT7V4050GATCB18.432/16.384概述

PLL/Frequency Synthesis Circuit,

PT7V4050GATCB18.432/16.384规格参数

参数名称属性值
厂商名称Pericom Semiconductor Corporation (Diodes Incorporated)
包装说明,
Reach Compliance Codeunknown
Base Number Matches1

文档预览

下载PDF文档
Data Sheet
PT7V4050
PLL with quartz stabilized VCXO
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Features
PLL with quartz stabilized VCXO
Loss of signals alarm
Return to nominal clock upon LOS
Input data rates from 8 kb/s to 65 Mb/s
Tri-state output
User defined PLL loop response
NRZ data compatible
Single +5.0V power supply
Description
The device is composed of a phase-lock loop with an
integrated VCXO for use in clock recovery, data re-
timing, frequency translation and clock smoothing
applications in telecom and datacom systems.
Crystal Frequencies Supported: 12.000~50.000 MHz.
Block Diagram
CLKIN
DATAIN
HIZ
Phase Detector &
Loss Of Signal
Circuit
RCLK
RDATA
LOS
PHO
VC
LOSIN
CLK1
VCXO
Divider
CLK2
OPN
Op
Amp
OPOUT
OPP
Ordering Information
PT7V4050
Device Type
16-pin clock recoverymodule
PackageLeads
T: Thru-Hole
G: Surface Mount
CLK2 Divider
A: Divide by 2 E: Divide by 32
B: Divide by 4 F: Divide by 64
C: Divide by 8 G: Divide by 128
D: Divide by 16 H: Divide by 256
K: Disable
T
B
C
G
A
49.408 / 12.352
CLK2 Frequency
CLK1 Frequency
A: 5.0V supply voltage
B: 3.3V supply voltage
C:
±
20ppm
F:
±
32ppm
G:
±
50ppm
H:
±
100ppm
Temperature Range
C: 0
°
C to 70
°
C
T: -40
°
C to 85
°
C
12.000
16.128
18.432
22.579
28.000
34.368
44.736
Frequencies using at CLK1 (MHz)
12.288
12.624
13.00
16.384
16.777
16.896
18.936
20.000
20.480
24.576
24.704
25.000
30.720
32.000
32.768
38.880
40.000
41.2416
47.457
49.152
49.408
19.440
35.328
16.000
17.920
22.1184
27.000
33.330
41.943
50.000
40.960
Note:
CLK1 up to 40.960MHz for both 5V and
3.3V for temperature -40oC to 85 oC; CLK1 up to
50MHz for both 5V and 3.3V for temperature 0oC to 70oC.
PT0125(02/06)
1
Ver:2
奖品收到
参加 《深入理解Altera FPGA应用设计》书友会讨论第二期:进来随便聊聊状态机~ - FPGA/CPLD - 电子工程世界-论坛 - https://bbs.eeworld.com.cn/thread-476154-1-1.html 活动获得了作者的新书 ......
suoma FPGA/CPLD
仿真就是没有在实际目标系统内运行代码!!!??
我的目标半是自己做的 仿真时候怎么是这样呢? 难道是虚拟的运行嘛 http://bbs.21ic.com/upfiles/img/200710/20071020191753446.jpg...
hyhjjg DSP 与 ARM 处理器
各位仁兄有没有ttytest.c的源程序阿?
各位仁兄有没有ttytest.c的源程序阿? 能不能发我一份 谢谢了 tiplinky2002@yahoo.com.cn...
tyf8888 嵌入式系统
跑步遇见最美的你
本帖最后由 mzb2012 于 2017-9-24 23:05 编辑 跑步是一种修行,奔跑中遇见美丽的风景 static/image/hrline/4.gif 河边耍起来 322798 static/image/hrline/4.gif 绿道走起 322799 ......
mzb2012 聊聊、笑笑、闹闹
弱弱的问一下:请问C6713和C6713B有什么区别?
请问C6713和C6713B有什么区别?还有就是GDP,PYP等后缀是什么意思?...
aideyuyan 模拟与混合信号
protel99se教程
求 protel99se教程和练习题...
zengpeipei PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 273  1885  2661  2658  2758  48  45  37  2  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved