电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74FCT299CTD

产品描述Parallel In Parallel Out, FCT Series, 8-Bit, Bidirectional, True Output, CMOS, CDIP20, CERDIP-20
产品类别逻辑    逻辑   
文件大小110KB,共7页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT74FCT299CTD概述

Parallel In Parallel Out, FCT Series, 8-Bit, Bidirectional, True Output, CMOS, CDIP20, CERDIP-20

IDT74FCT299CTD规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码DIP
包装说明DIP, DIP20,.3
针数20
Reach Compliance Codenot_compliant
其他特性HOLD MODE; COMMON I/O PINS; TOTEMPOLE SERIAL SHIFT RIGHT & SHIFT LEFT OUTPUTS; GATED OUTPUT CONTROL
计数方向BIDIRECTIONAL
系列FCT
JESD-30 代码R-GDIP-T20
JESD-609代码e0
长度25.3365 mm
负载电容(CL)50 pF
逻辑集成电路类型PARALLEL IN PARALLEL OUT
最大频率@ Nom-Sup100000000 Hz
位数8
功能数量1
端子数量20
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE
输出极性TRUE
封装主体材料CERAMIC, GLASS-SEALED
封装代码DIP
封装等效代码DIP20,.3
封装形状RECTANGULAR
封装形式IN-LINE
峰值回流温度(摄氏度)NOT SPECIFIED
电源5 V
传播延迟(tpd)6.5 ns
认证状态Not Qualified
座面最大高度5.08 mm
最大供电电压 (Vsup)5.25 V
最小供电电压 (Vsup)4.75 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
触发器类型POSITIVE EDGE
宽度7.62 mm
Base Number Matches1

文档预览

下载PDF文档
FAST CMOS
8-INPUT UNIVERSAL
SHIFT REGISTER
Integrated Device Technology, Inc.
IDT54/74FCT299T/AT/CT
FEATURES:
Std., A and C speed grades
Low input and output leakage
≤1µA
(max.)
CMOS power levels
True TTL input and output compatibility
– V
OH
= 3.3V (typ.)
– V
OL
= 0.3V (typ.)
High drive outputs (-15mA I
OH
, 48mA I
OL
)
Power off disable outputs permit “live insertion”
Meets or exceeds JEDEC standard 18 specifications
Product available in Radiation Tolerant and Radiation
Enhanced versions
Military product compliant to MIL-STD-883, Class B
and DESC listed (dual marked)
Available in DIP, SOIC, QSOP, CERPACK and LCC
packages
DESCRIPTION:
The IDT54/74FCT299T/AT/CT are built using an advanced
dual metal CMOS technology. The IDT54/74FCT299T/AT/
CT are 8-input universal shift/storage registers with 3-state
outputs. Four modes of operation are possible: hold (store),
shift left, shift right and load data. The parallel load inputs and
flip-flop outputs are multiplexed to reduce the total number of
package pins. Additional outputs are provided for flip-flops Q
0
and Q
7
to allow easy serial cascading. A separate active LOW
Master Reset is used to reset the register.
FUNCTIONAL BLOCK DIAGRAM
S
1
S
0
DS
7
DS
0
CP
C
D
Q
0
MR
OE
1
OE
2
I/O
0
I/O
1
I/O
2
I/O
3
I/O
4
I/O
5
I/O
6
I/O
7
2632 drw 01
D
Q
C
P
C
D
D
Q
C
P
C
D
D
Q
C
P
C
D
D
Q
C
P
C
D
D
Q
C
P
C
D
D
Q
C
P
C
D
D
Q
C
P
C
D
D
Q
C
P
Q
7
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1995
Integrated Device Technology, Inc.
APRIL 1995
DSC-4205/4
6.11
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1937  1988  1297  844  1037  49  19  26  36  58 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved