电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C25702KV18-550BZXC

产品描述SRAM 72MB (2Mx36) 1.8v 550MHz DDR II SRAM
产品类别存储   
文件大小625KB,共29页
制造商Cypress(赛普拉斯)
下载文档 详细参数 选型对比 全文预览

CY7C25702KV18-550BZXC在线购买

供应商 器件名称 价格 最低购买 库存  
CY7C25702KV18-550BZXC - - 点击查看 点击购买

CY7C25702KV18-550BZXC概述

SRAM 72MB (2Mx36) 1.8v 550MHz DDR II SRAM

CY7C25702KV18-550BZXC规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Cypress(赛普拉斯)
产品种类
Product Category
SRAM
RoHSDetails
Memory Size72 Mbit
Organization2 M x 36
Access Time0.45 ns
Maximum Clock Frequency550 MHz
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
1.9 V
电源电压-最小
Supply Voltage - Min
1.7 V
Supply Current - Max970 mA
最小工作温度
Minimum Operating Temperature
0 C
最大工作温度
Maximum Operating Temperature
+ 70 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
FBGA-165
系列
Packaging
Tray
Memory TypeDDR
类型
Type
Synchronous
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
136

文档预览

下载PDF文档
CY7C25682KV18
CY7C25702KV18
72-Mbit DDR II+ SRAM Two-Word Burst Architecture
(2.5 Cycle Read Latency) with ODT
72-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT
Features
Configurations
With Read Cycle Latency of 2.5 cycles:
CY7C25682KV18 – 4M × 18
CY7C25702KV18 – 2M × 36
72-Mbit density (4M × 18, 2M × 36)
550 MHz clock for high bandwidth
Two-word burst for reducing address bus frequency
Double data rate (DDR) interfaces (data transferred at
1100 MHz) at 550 MHz
Available in 2.5 clock cycle latency
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Echo Clocks (CQ and CQ) simplify data capture in high speed
systems
Data valid pin (QVLD) to indicate valid data on the output
On-die termination (ODT) feature
Supported for D
[x:0]
, BWS
[x:0]
, and K/K inputs
Synchronous internally self-timed writes
DDR II+ operates with 2.5 cycle read latency when DOFF is
asserted HIGH
Operates similar to DDR I Device with 1 cycle read latency
when DOFF is asserted LOW
Core V
DD
= 1.8 V ± 0.1 V; I/O V
DDQ
= 1.4 V to V
DD[1]
Supports both 1.5 V and 1.8 V I/O supply
HSTL inputs and variable drive HSTL output buffers
Available in 165-ball FBGA package (13 × 15 × 1.4 mm)
Offered in both Pb-free and non Pb-free packages
JTAG 1149.1 compatible test access port
Phase-locked loop (PLL) for accurate data placement
Functional Description
The CY7C25682KV18, and CY7C25702KV18 are 1.8 V
Synchronous Pipelined SRAMs equipped with DDR II+
architecture. The DDR II+ consists of an SRAM core with
advanced synchronous peripheral circuitry. Addresses for read
and write are latched on alternate rising edges of the input (K)
clock. Write data is registered on the rising edges of both K and
K. Read data is driven on the rising edges of K and K. Each
address location is associated with two 18-bit words
(CY7C25682KV18), or 36-bit words (CY7C25702KV18) that
burst sequentially into or out of the device.
These devices have an On-Die Termination feature supported
for D
[x:0]
, BWS
[x:0]
, and K/K inputs, which helps eliminate
external termination resistors, reduce cost, reduce board area,
and simplify board routing.
Asynchronous inputs include an output impedance matching
input (ZQ). Synchronous data outputs (Q, sharing the same
physical pins as the data inputs D) are tightly matched to the two
output echo clocks CQ/CQ, eliminating the need for separately
capturing data from each individual DDR SRAM in the system
design.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the K or K input clocks. Writes are
conducted with on-chip synchronous self-timed write circuitry.
For a complete list of related documentation, click
here.
Selection Guide
Description
Maximum Operating Frequency
Maximum Operating Current
× 18
× 36
550 MHz
550
760
970
500 MHz
500
700
890
450 MHz
450
650
820
400 MHz
400
590
750
Unit
MHz
mA
Note
1. The Cypress QDR II+ devices surpass the QDR consortium specification and can support V
DDQ
= 1.4 V to V
DD
.
Cypress Semiconductor Corporation
Document Number: 001-66483 Rev. *F
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised March 11, 2016

CY7C25702KV18-550BZXC相似产品对比

CY7C25702KV18-550BZXC CY7C25702KV18-550BZXI CY7C25702KV18-500BZXC CY7C25682KV18-450BZC CY7C25702KV18-500BZC CSC12A039K10JEK
描述 SRAM 72MB (2Mx36) 1.8v 550MHz DDR II SRAM SRAM 72MB (2Mx36) 1.8v 550MHz DDR II SRAM SRAM 72MB (2Mx36) 1.8v 500MHz DDR II SRAM SRAM 72MB (4Mx18) 1.8v 450MHz DDR II SRAM SRAM 72MB (2Mx36) 1.8v 500MHz DDR II SRAM Res Net,Thick Film,9.1K Ohms,100WV,5% +/-Tol,-100,100ppm TC
是否Rohs认证 - - 符合 不符合 不符合 符合
Reach Compliance Code - - compliant not_compliant compliant compliant
ECCN代码 - - 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A EAR99
功能数量 - - 1 1 1 6
端子数量 - - 165 165 165 12
最高工作温度 - - 70 °C 70 °C 70 °C 125 °C
封装形式 - - GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE SIP
表面贴装 - - YES YES YES NO
技术 - - CMOS CMOS CMOS METAL GLAZE/THICK FILM
如何让财富人物都喜欢与你交往?
如果希望你的“人脉”拉自己一把,要先让人脉变成“贵人”,那先决条件就是让财富人物“喜欢你、接受你”。如何让财富人物喜欢你?这是门大学问,如果你努力成为“与众不同”,可以给人带来“灵 ......
茉莉 聊聊、笑笑、闹闹
晒WEBENCH设计的过程+多路时钟信号设计
本帖最后由 ltbytyn 于 2014-8-16 13:43 编辑 多路时钟信号设计MCU飞速发展的现代,时钟信号越来越复杂。在一个设计中使用多种时钟已成为常态。WEBENC提供了多路时钟的设计功能。本设计中要 ......
ltbytyn 模拟与混合信号
后天要答辩了(fm收音机) 谁能帮我简单讲讲原理图
我有图 不知道能否贴上来 可以的话请加我qq113742417...
诸葛不良 单片机
单片机测频率信号的参数分析
针对MCS---51、98系列单片机定时/计数器的工作特点,本文通过对频率信号的分析,对不同参数的信号提出了不同的方法,通过分析阐明了方法的模块性规律,系统地解决了用单片机测频率这一类问题。...
rain 单片机
求STM8+COSMIC 程序中断例程
兄弟对COSMIC 中断不是很了解,求例程...
开局 stm32/stm8
关于ADC12的一点疑问
在单通道多次转换模式下,当ADC12MSC=1时,只要第一次转换完成后面的转换就会自动开始。在用户使用指南中是这样说到的“Successive conversionsare triggered automatically as soon as the pri ......
zzbaizhi 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 136  1189  299  2044  1556  22  8  41  5  58 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved