电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LC4256ZE-5TN100C

产品描述CPLD ispMACH® 4000ZE Family 256 Macro Cells 200MHz 1.8V 100-Pin TQFP Tray
文件大小2MB,共59页
制造商Lattice(莱迪斯)
官网地址http://www.latticesemi.com
标准
下载文档 详细参数 选型对比 全文预览

LC4256ZE-5TN100C在线购买

供应商 器件名称 价格 最低购买 库存  
LC4256ZE-5TN100C - - 点击查看 点击购买

LC4256ZE-5TN100C概述

CPLD ispMACH® 4000ZE Family 256 Macro Cells 200MHz 1.8V 100-Pin TQFP Tray

LC4256ZE-5TN100C规格参数

参数名称属性值
欧盟限制某些有害物质的使用Compliant
ECCN (US)EAR99
Part StatusActive
HTS8542.39.00.01
Family NameispMACH® 4000ZE
Program Memory TypeEEPROM
Number of Logic Blocks/Elements16
Number of Global Clocks4
Number of I/O Banks2
Number of Macro Cells256
Data GateNo
Maximum Number of User I/Os64
In-System ProgrammabilityYes
ProgrammabilityYes
Reprogrammability SupportYes
Programmable TypeIn System Programmable
Maximum Internal Frequency (MHz)277.78
Maximum Clock to Output Delay (ns)3.8
Maximum Propagation Delay Time (ns)5.8
Speed Grade5
Individual Output Enable ControlYes
Minimum Operating Supply Voltage (V)1.7
Maximum Operating Supply Voltage (V)1.9
Typical Operating Supply Voltage (V)1.8
Tolerant Configuration Interface Voltage (V)5
Maximum Operating Current (mA)0.341(Typ)
Minimum Operating Temperature (°C)0
Maximum Operating Temperature (°C)90
Supplier Temperature GradeCommercial
系列
Packaging
Tray
Supplier PackageTQFP
Pin Count100
Standard Package NameQFP
MountingSurface Mount
Package Height1.4
Package Length14
Package Width14
PCB changed100
Lead ShapeGull-wing

文档预览

下载PDF文档
ispMACH 4000ZE Family
1.8 V In-System Programmable
Ultra Low Power PLDs
October 2015
Data Sheet DS1022
®
Features
High Performance
f
MAX
= 260 MHz maximum operating frequency
t
PD
= 4.4 ns propagation delay
Up to four global clock pins with programmable
clock polarity control
• Up to 80 PTs per output
Broad Device Offering
• 32 to 256 macrocells
• Multiple temperature range support
– Commercial: 0 to 90 °C junction (T
j
)
– Industrial: –40 to 105 °C junction (T
j
)
Space-saving ucBGA and csBGA packages*
Easy System Integration
• Operation with 3.3V, 2.5V, 1.8V or 1.5V
LVCMOS I/O
• 5 V tolerant I/O for LVCMOS 3.3, LVTTL, and
PCI interfaces
• Hot-socketing support
• Open-drain output option
• Programmable output slew rate
• 3.3V PCI compatible
• I/O pins with fast setup path
Input hysteresis*
• 1.8V core power supply
• IEEE 1149.1 boundary scan testable
• IEEE 1532 ISC compliant
• 1.8 V In-System Programmable (ISP™) using
Boundary Scan Test Access Port (TAP)
• Pb-free package options (only)
On-chip user oscillator and timer*
*New enhanced features over original ispMACH 4000Z
Ease of Design
• Flexible CPLD macrocells with individual clock,
reset, preset and clock enable controls
• Up to four global OE controls
• Individual local OE control per I/O pin
• Excellent First-Time-Fit
TM
and refit
• Wide input gating (36 input logic blocks) for fast
counters, state machines and address decoders
Ultra Low Power
Standby current as low as 10 µA typical
1.8V core; low dynamic power
Operational down to 1.6 V V
CC
Superior solution for power sensitive consumer
applications
• Per pin pull-up, pull-down or bus keeper
control*
Power Guard with multiple enable signals*
Table 1. ispMACH 4000ZE Family Selection Guide
ispMACH 4032ZE
Macrocells
t
PD
(ns)
t
S
(ns)
t
CO
(ns)
f
MAX
(MHz)
Supply Voltages (V)
Packages (I/O + Dedicated Inputs)
48-Pin TQFP (7 mm x 7mm)
64-Ball csBGA (5 mm x 5mm)
64-Ball ucBGA (4 mm x 4mm)
100-Pin TQFP (14 mm x 14mm)
132-Ball ucBGA (6 mm x 6mm)
144-Pin TQFP (20 mm x 20mm)
144-Ball csBGA (7 mm x 7mm)
1. Pb-free only.
© 2015 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
1
ispMACH 4064ZE
64
4.7
2.5
3.2
241
1.8 V
32+4
48+4
48+4
64+10
ispMACH 4128ZE
128
5.8
2.9
3.8
200
1.8 V
ispMACH 4256ZE
256
5.8
2.9
3.8
200
1.8 V
32
4.4
2.2
3.0
260
1.8 V
32+4
32+4
64+10
96+4
96+4
64+10
96+14
108+4
64+10
96+4
www.latticesemi.com
1
DS1022_1.9

LC4256ZE-5TN100C相似产品对比

LC4256ZE-5TN100C LC4064ZE-7TN48C HR1485.60.02LF LC4064ZE-7TN48I LC4256ZE-5TN144C LC4064ZE-7TN48CAH6 LC4064ZE-7TN48CCU1 LC4064ZE-7TN48ICU1
描述 CPLD ispMACH® 4000ZE Family 256 Macro Cells 200MHz 1.8V 100-Pin TQFP Tray CPLD ispMACH® 4000ZE Family 64 Macro Cells 172MHz 1.8V 48-Pin TQFP Tray Fixed Resistor, Wire Wound, 0.5W, 85.6ohm, 300V, 0.02% +/-Tol, -15,15ppm/Cel, CPLD ispMACH® 4000ZE Family 64 Macro Cells 172MHz 1.8V 48-Pin TQFP Tray CPLD ispMACH® 4000ZE Family 256 Macro Cells 200MHz 1.8V 144-Pin TQFP Tray CPLD ispMACH® 4000ZE Family 64 Macro Cells 172MHz 1.8V 48-Pin TQFP Tray CPLD ispMACH® 4000ZE Family 64 Macro Cells 172MHz 1.8V 48-Pin TQFP Tray CPLD ispMACH® 4000ZE Family 64 Macro Cells 172MHz 1.8V 48-Pin TQFP Tray
欧盟限制某些有害物质的使用 Compliant - - - Compliant Compliant Compliant Compliant
ECCN (US) EAR99 - - - EAR99 EAR99 EAR99 EAR99
Part Status Active - - - Active Active Active Active
Family Name ispMACH® 4000ZE - - - ispMACH® 4000ZE ispMACH® 4000ZE ispMACH® 4000ZE ispMACH® 4000ZE
Program Memory Type EEPROM - - - EEPROM EEPROM EEPROM EEPROM
Number of Logic Blocks/Elements 16 - - - 16 4 4 4
Number of Global Clocks 4 - - - 4 4 4 4
Number of I/O Banks 2 - - - 2 2 2 2
Number of Macro Cells 256 - - - 256 64 64 64
Data Gate No - - - No No No No
Maximum Number of User I/Os 64 - - - 96 32 32 32
In-System Programmability Yes - - - Yes Yes Yes Yes
Programmability Yes - - - Yes Yes Yes Yes
Reprogrammability Support Yes - - - Yes Yes Yes Yes
Programmable Type In System Programmable - - - In System Programmable In System Programmable In System Programmable In System Programmable
Maximum Internal Frequency (MHz) 277.78 - - - 277.78 178.57 178.57 178.57
Maximum Clock to Output Delay (ns) 3.8 - - - 3.8 4.5 4.5 4.5
Maximum Propagation Delay Time (ns) 5.8 - - - 5.8 7.5 7.5 7.5
Speed Grade 5 - - - 5 7 7 7
Individual Output Enable Control Yes - - - Yes Yes Yes Yes
Minimum Operating Supply Voltage (V) 1.7 - - - 1.7 1.7 1.7 1.7
Maximum Operating Supply Voltage (V) 1.9 - - - 1.9 1.9 1.9 1.9
Typical Operating Supply Voltage (V) 1.8 - - - 1.8 1.8 1.8 1.8
Tolerant Configuration Interface Voltage (V) 5 - - - 5 5 5 5
Maximum Operating Current (mA) 0.341(Typ) - - - 0.341(Typ) 0.08(Typ) 0.08(Typ) 0.08(Typ)
Maximum Operating Temperature (°C) 90 - - - 90 90 90 105
Supplier Temperature Grade Commercial - - - Commercial Commercial Commercial Industrial
系列
Packaging
Tray - - - Tray Tray Tray Tray
Supplier Package TQFP - - - TQFP TQFP TQFP TQFP
Pin Count 100 - - - 144 48 48 48
Standard Package Name QFP - - - QFP QFP QFP QFP
Mounting Surface Mount - - - Surface Mount Surface Mount Surface Mount Surface Mount
Package Height 1.4 - - - 1.4 1 1 1
Package Length 14 - - - 20 7 7 7
Package Width 14 - - - 20 7 7 7
PCB changed 100 - - - 144 48 48 48
Lead Shape Gull-wing - - - Gull-wing Gull-wing Gull-wing Gull-wing
“隐身”椅
59447这把被设计师赋予了“隐身”功能的座椅将于2月份在英国皇家艺术学院展出,它向人们展示了一种依附于意识形态的设计理念。椅子的“隐身”功能依靠贴有单向 镜膜的镜面有机玻璃实现,这些有 ......
花无缺 LED专区
多出来的字节?
边看代码变模拟。结果遇到一个问题,代码如下 #include <stdio.h>struct time{int year; /*年*/int month; /*月*/int day; /*日*/};union dig{char byte;struct time data; /*嵌套的结构 ......
leang521 编程基础
话题:RCC变换器原理与应用
话题:RCC变换器原理与应用500) {this.resized=true; this.width=500; this.alt='这是一张缩略图,点击可放大。按住CTRL,滚动鼠标滚轮可自由缩放';this.style.cursor='hand'}" resized="true"> ......
youweixing 测试/测量
谁给个芒果的帐号啊
现在我在弄单机,谁给个帐号或者邀请码都行...
demolisher 嵌入式系统
如何在ADS1.2开发环境下,进行C语言编程,在立宇泰2410开发板上实现声音的录制和播放功能。想寻求相关的经验和程序,谢谢!
如何在ADS1.2开发环境下,进行C语言编程,在立宇泰2410开发板上实现声音的录制和播放功能。想寻求相关的经验和程序,谢谢!...
ywchen03 编程基础
存在
我的存在在哪里啊,活得很呆啊...
雨田稻草人 工作这点儿事

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 915  1007  1029  348  1381  30  19  7  32  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved