电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V2577

产品描述128K x 36, 256K x 18 3.3V Synchronous SRAMs 2.5V I/O, Flow-Through Outputs Burst Counter, Single Cycle Deselect
文件大小519KB,共23页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT71V2577概述

128K x 36, 256K x 18 3.3V Synchronous SRAMs 2.5V I/O, Flow-Through Outputs Burst Counter, Single Cycle Deselect

文档预览

下载PDF文档
128K x 36, 256K x 18
3.3V Synchronous SRAMs
2.5V I/O, Flow-Through Outputs
Burst Counter, Single Cycle Deselect
Features
x
x
IDT71V2577
IDT71V2579
Description
The IDT71V2577/79 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V2577/79 SRAMs contain write, data,
address and control registers. There are no registers in the data output
path (flow-through architecture). Internal logic allows the SRAM to
generate a self-timed write based upon a decision which can be left until
the end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V2577/79 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V2577/79 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
x
x
x
x
x
x
128K x 36, 256K x 18 memory configurations
Supports fast access times:
Commercial:
– 7.5ns up to 117MHz clock frequency
Commercial and Industrial:
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
2.5V I/O
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array (fBGA)
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Asynchronous
Synchronous
N/A
N/A
4877 tbl 01
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V2579.
OCTOBER 2000
1
DSC-4877/06
© 2000 ntegrated Device Technology, Inc.
何为场效应管的开启电压Vt和夹断电压Vp? 在图1.3.3(a)和(b)所示场效应管的输出特性
答: 对于增强型绝缘栅型场效应管(MOSFET),在Vgs0时不存在导电沟道,只有当Vgs达到开启电压V,时才有漏极电流Id。因此,在输出特性中, Id大于或等于零(即开始出现Id)时所对应的Vgs值即为开 ......
fighting 模拟电子
求IAR V5.30版的安装软件
在网上找了半天没找到5.30版的,只有破解器,哪位大侠能提供一个V5.30版的安装软件啊...
lai430zhuce 微控制器 MCU
2440裸机中断和MMU的问题,请朋友们帮忙分析下,先谢过了
小弟在调2440裸机在SDRAM中运行的中断的问题,依据本人的理解,在SDRAM中要进入中断必须使能MMU,使内存地址0x30000000映射到0x0的位置,不知这样理解对不?按理说我去掉 MMU_SetMTT(0x0000000 ......
krg_07 嵌入式系统
【低功耗】基于FPGA的低功耗测试生成器的设计
基于FPGA的低功耗测试生成器的设计 75335...
常见泽1 FPGA/CPLD
TI好像有一个DCDC开关电源验证平台,DSP控制的,通过控制不同的NMOS实现升压或者降压
是一个参考设计,有人发过, 就是一个数字电源,有多个NMOS,用dsp控制不同的nmos实现不同的拓扑结构 现在搞忘了,不知道有没有人记得,谢谢了 ...
whuer TI技术论坛
一种蓝牙打印机的实现方案
引言作为一种短距离无线通信协议,蓝牙技术以其低成本、低功耗、高速率、方便灵活等特点在众多无线解决方案中脱颖而出。蓝牙10m的工作距离可以很好的满足大多数数字设备的应用场合,如办公室或 ......
feifei 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 843  2301  609  464  967  16  27  26  11  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved