电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72211

产品描述512 X 9 OTHER FIFO, 15 ns, PQCC32
产品类别存储   
文件大小131KB,共19页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

IDT72211概述

512 X 9 OTHER FIFO, 15 ns, PQCC32

512 × 9 其他先进先出, 15 ns, PQCC32

IDT72211规格参数

参数名称属性值
功能数量1
端子数量32
最大工作温度70 Cel
最小工作温度0.0 Cel
最大供电/工作电压5.5 V
最小供电/工作电压4.5 V
额定供电电压5 V
最大存取时间15 ns
加工封装描述PLASTIC, LCC-32
状态ACTIVE
工艺CMOS
包装形状RECTANGULAR
包装尺寸CHIP CARRIER
表面贴装Yes
端子形式J BEND
端子间距1.27 mm
端子涂层TIN LEAD
端子位置QUAD
包装材料PLASTIC/EPOXY
温度等级COMMERCIAL
内存宽度9
组织512 X 9
存储密度4608 deg
操作模式SYNCHRONOUS
位数512 words
位数512
周期25 ns
输出使能Yes
内存IC类型OTHER FIFO

文档预览

下载PDF文档
IDT72421/72201/72211/72221/72231/72241 CMOS SyncFIFO™
64 x 9, 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 x 9
CMOS SyncFIFO™
64 X 9, 256 x 9, 512 x 9,
1024 X 9, 2048 X 9 and 4096 x 9
MILITARY AND COMMERCIAL TEMPERATURE RANGES
Integrated Device Technology, Inc.
IDT72421
IDT72201
IDT72211
IDT72221
IDT72231
IDT72241
FEATURES:
64 x 9-bit organization (IDT72421)
256 x 9-bit organization (IDT72201)
512 x 9-bit organization (IDT72211)
1024 x 9-bit organization (IDT72221)
2048 x 9-bit organization (IDT72231)
4096 x 9-bit organization (IDT72241)
12 ns read/write cycle time (IDT72421/72201/72211)
15 ns read/write cycle time (IDT72221/72231/72241)
Read and write clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can
be set to any depth
Programmable Almost-Empty and Almost-Full flags
default to Empty+7, and Full-7, respectively
Output enable puts output data bus in high-impedance
state
Advanced submicron CMOS technology
Available in 32-pin plastic leaded chip carrier (PLCC),
ceramic leadless chip carrier (LCC), and 32-pin Thin
Quad Flat Pack (TQFP)
For Through-Hole product please see the IDT72420/
72200/72210/72220/72230/72240 data sheet
Military product compliant to MIL-STD-883, Class B
DESCRIPTION:
The IDT72421/72201/72211/72221/72231/72241
SyncFIFO™ are very high-speed, low-power First-In, First-
Out (FIFO) memories with clocked read and write controls.
The IDT72421/72201/72211/72221/72231/72241 have a 64,
256, 512, 1024, 2048, and 4096 x 9-bit memory array,
respectively. These FIFOs are applicable for a wide variety of
data buffering needs such as graphics, local area networks
and interprocessor communication.
These FIFOs have 9-bit input and output ports. The input
port is controlled by a free-running clock (WCLK), and two
write enable pins (
WEN1
, WEN2). Data is written into the
Synchronous FIFO on every rising clock edge when the write
enable pins are asserted. The output port is controlled by
another clock pin (RCLK) and two read enable pins (
REN1
,
REN2
). The read clock can be tied to the write clock for single
clock operation or the two clocks can run asynchronous of one
another for dual-clock operation. An output enable pin (
OE
) is
provided on the read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (
EF
)
and Full (
FF
). Two programmable flags, Almost-Empty (
PAE
)
and Almost-Full (
PAF
), are provided for improved system
control. The programmable flags default to Empty+7 and Full-
7 for
PAE
and
PAF
, respectively. The programmable flag
offset loading is controlled by a simple state machine and is
initiated by asserting the load pin (
LD
).
The IDT72421/72201/72211/72221/72231/72241 are
fabricated using IDT’s high-speed submicron CMOS
technology. Military grade product is manufactured in
compliance with the latest revision of MIL-STD-883, Class B.
FUNCTIONAL BLOCK DIAGRAM
WCLK
D
0
- D
8
WEN1
WEN2
INPUT REGISTER
LD
OFFSET REGISTER
WRITE CONTROL
LOGIC
RAM ARRAY
64 x 9, 256 x 9,
512 x 9, 1024 x 9,
2048 x 9, 4096 x 9
FLAG
LOGIC
EF
PAE
PAF
FF
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
RS
REN1
REN2
OE
Q
0
- Q
8
2655 drw 01
SyncFIFO is a trademark and the IDT logo is a registered trademark of Integrated Device Technology, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1996
Integrated Device Technology, Inc
For latest information contact IDT's web site at www.idt.com or fax-on-demand at 408-492-8391.
DECEMBER 1995
DSC-2655/6
5.07
1
Cyclone V 板子使用心得二
第一次使用如此高级板子,有点兴奋 Cyclone V 板子使用心得二一直期待的cyclone V的FPGA开发板,终于有试用的机会了。刚拿到板子端详了好久,拿起来又放下去,放下去又拿回来。放下去的是板子 ......
garyhappy4 FPGA/CPLD
有没有asf的文档直接下载的?
这个在线版的asf实在满的不能忍受啊!!在家有时候10分钟都打不开 ...
johnrey 单片机
基于SAEJ1939协议的故障诊断
有没有哪位大神做个故障诊断是用J1939协议的啊,求指导...
1558697333 汽车电子
SOC系统中C到VHDL的转换.rar
SOC系统中C到VHDL的转换.rar ...
zxopenljx FPGA/CPLD
嵌入式系统的C语言
百度上找的 看着不错分享了~...
ch0721 NXP MCU
VS下如何使用STANDARDSDK_500编译DDraw程序
我在Windows Mobile 5.0的安装目录下能找到Lib\ARMV4I\ddraw.lib 但是当我安装了STANDARD_SDK_5.0后,找不到ddraw.lib这个库文件 我现在要使用STANDARDSDK_500编译ddraw工程,怎么办才行? ......
ssky 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 28  2680  2212  807  2500  27  21  49  20  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved