电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CE71J3

产品描述0.25um CMOS Technology
文件大小44KB,共4页
制造商FUJITSU(富士通)
官网地址http://edevice.fujitsu.com/fmd/en/index.html
下载文档 全文预览

CE71J3概述

0.25um CMOS Technology

文档预览

下载PDF文档
CE71 Series Embedded Array
0.25µm CMOS Technology
Features
0.18µm L
eff
(0.24µm drawn)
Propagation delay of 61 ps
Separate core and I/O supply voltages
Mixed-signal macros–A/D and D/A converters
I/Os: 2.5V, 3.3V, 5V tolerant
Core power supply voltage: 2.5V, 1.8V, 1.5V
Junction temperature: -40ºC~125ºC
High performance and special I/Os–PCML, LVDS, PCI,
SSTL, GTL+, AGP, USB
• Analog and digital PLLs
• Packaging options: QFP, HQFP, BGA, TBGA
• Support for major third-party EDA tools
PCI
Fixed
Layout
Soft Macro
t
Embedded
Hard
Macro
Clk
5V Tol.
3V
Clock Tree
Fixed
Layout
Soft Macro
PCML
Description
Fujitsu’s CE71 is a series of high-performance, 0.18µm L
eff
CMOS embedded arrays that include full support of diffused
high-speed RAMs, ROMs, mixed-signal macros, and a
variety of other embedded functions.
The CE71 series offers density and performance similar to
those of standard cells, yet provides the time-to-market
advantage of gate arrays. The CE71 series devices include
44µm, 66µm, or 88µm pad pitch for a cost-effective
solution for both pad-limited and core-limited designs.
With a nominal 1.5V to 2.5V core operation and with 2.5V
and 3.3V/5V tolerant I/Os, the CE71 series features a very
low-power consumption of 0.06µW/gate/MHz. Potential
applications for the CE71 series include computing, graphics,
communications, networking, wireless, and consumer designs.
J-Series with 66µm Stagger Pad Pitch and Wire Bonding
t
Frame
CE71J1
CE71J2
CE71J3
CE71J4
CE71J5
CE71J6
CE71J7
CE71J8
CE71J9
CE71JA
CE71JB
CE71JC
CE71JD
CE71JE
CE71JF
CE71JG
Total Gates
216K
312K
488K
703K
911K
1,098K
1,302K
1,524K
2.020K
2,586K
3,055K
3,564K
4,113K
5,114K
6,698K
8,096K
Total Pads
192
224
272
320
360
392
424
456
520
584
632
680
728
808
920
1,008
Signals
152
152
178
206
264
304
360
360
360
472
472
506
506
506
506
506
K-Series with 88µm Inline Pad Pitch and Wire Bonding
Frame
CE71K1
CE71K2
CE71K3
CE71K4
CE71K5
CE71K6
CE71K7
CE71K8
Total Gates
167K
237K
348K
524K
734K
963K
1,110K
1,559K
Total Pads
100
120
144
176
208
240
256
304
Signals
88
102
126
152
178
206
220
264

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2009  2217  2294  1007  2235  41  45  47  21  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved