电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V8985PV

产品描述3.3 VOLT TIME SLOT INTERCHANGE DIGITAL SWITCH 256 x 256
文件大小135KB,共14页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 选型对比 全文预览

IDT72V8985PV概述

3.3 VOLT TIME SLOT INTERCHANGE DIGITAL SWITCH 256 x 256

文档预览

下载PDF文档
3.3 VOLT TIME SLOT INTERCHANGE
DIGITAL SWITCH
256 x 256
FEATURES:
IDT72V8985
256 x 256 channel non-blocking switch
Automatic signal identification (ST-BUS
®
, GCI)
8 RX inputs—32 channels at 64 Kbit/s per serial line
8 TX outputs—32 channels at 64 Kbit/s per serial line
Three-state serial outputs
Microprocessor Interface (8-bit data bus)
Frame Integrity for data applications
3.3V Power Supply
Available in 44-pin Plastic Leaded Chip Carrier (PLCC),
48-pin Small Shrink Outline Package (SSOP), and 44-pin Plastic
Quad Flatpack (PQFP)
Operating Temperature Range -40°C to +85°C
°
°
3.3V I/O with 5V Tolerant Inputs
and write access to individual channels. As an important function of a digital
switch is to maintain sequence integrity and minimize throughput delay, the
IDT72V8985 is an ideal solution for most switching needs.
FUNCTIONAL DESCRIPTION
Frame sequence, constant throughput delay, and guaranteed minimum
delay are high priority requirements in today’s integrated data and multimedia
networks. The IDT72V8985 provides these functions on a per-channel basis
using a standard microprocessor control interface. Each of the eight serial lines
is designed to switch 64 Kbit/s PCM or N x 64 Kbit/s data.
In Processor Mode, the microprocessor can access the input and output time
slots to control other devices such as ISDN transceivers and trunk interfaces.
Supporting both GCI and ST-BUS
®
formats, IDT72V8985 has incorporated an
internal circuit to automatically identify the polarity and format of the frame
synchronization.
A functional block diagram of the IDT72V8985 device is shown on page 1.
The serial streams operate continuously at 2.048 Mb/s and are arranged in
125µs wide frames each containing 32, 8-bit channels. Eight input (RX0-7) and
eight output (TX0-7) serial streams are provided in the IDT72V8985 device
allowing a complete 256 x 256 channel non-blocking switch matrix to be
constructed. The serial interface clock for the device is 4.096 MHz.
DESCRIPTION:
The IDT72V8985 is a ST-BUS
®
/GCI compatible digital switch controlled by
a microprocessor. The IDT72V8985 can handle as many as 256, 64 Kbit/s input
and output channels. Those 256 channels are divided into 8 serial inputs and
outputs, each of which consists of 32 channels. The IDT72V8985 provides per-
channel variable or constant throughput delay modes and microprocessor read
FUNCTIONAL BLOCK DIAGRAM
C4i
F0i
V
CC
GND
RESET
(1)
ODE
RX0
RX1
RX2
RX3
RX4
RX5
RX6
RX7
Timing
Unit
TX0
Output MUX
Transmit
Serial Data
Streams
TX1
TX2
Receive
Serial Data
Streams
Data
Memory
Control Register
Connection
Memory
TX3
TX4
TX5
TX6
TX7
Microprocessor Interface
5707 drw01
DS
CS
R/W A0/
DTA
D0/
A5
D7
NOTE:
1. The
RESET
Input is only provided on the SSOP package.
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The ST-BUS
is a trademark of Mitel Corp.
CCO
AUGUST 2003
DSC-5707/5
1
2003 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

IDT72V8985PV相似产品对比

IDT72V8985PV IDT72V8985 IDT72V8985DB IDT72V8985J
描述 3.3 VOLT TIME SLOT INTERCHANGE DIGITAL SWITCH 256 x 256 3.3 VOLT TIME SLOT INTERCHANGE DIGITAL SWITCH 256 x 256 3.3 VOLT TIME SLOT INTERCHANGE DIGITAL SWITCH 256 x 256 3.3 VOLT TIME SLOT INTERCHANGE DIGITAL SWITCH 256 x 256
求大神科普目前主流TOF传感器的工艺技术和制程节点
想了解一下目前市场上TOF传感器芯片的工艺技术,是不是用的CIS 技术?制程是多大的?它属于一种光学MEMS,可是如果是CIS 技术的话,MEMS 工厂能做出来吗,会不会门槛太高 ...
发烧不能高 传感器
vc的测试程序 出现devintf.h错误 不知如何解决
#include "D:\Program Files\NuMega\DriverStudio\DriverWorks\include\devintf.h";出现了connot open include files:D:\Program Files\NuMega\DriverStudio\DriverWorks\include\devintf.h; n ......
ponylabsz 嵌入式系统
感谢EE,收到新年礼物很开心
前两天管管通知我,给我颁发了年度“互动达人奖”。这个奖真是沉甸甸的,分量不轻。 在昨天收到了礼物,当快递员给我的时候,我随手一拿,差点掉下来,我说这是什 ......
annysky2012 聊聊、笑笑、闹闹
好用的UART 程序
出自http://www.asic-world.com/。==========================================================================//-----------------------------------------------------// Design Name : ua ......
eeleader FPGA/CPLD
修改lightdm.conf文件后没有root登录启动
我用的是ubuntu 12.4,虚拟机为vmware 10.1 修改lightdm.conf文件后没有root登录启动,本人是新手,刚接触,望能得到高人指点,在此谢过! greeter-session=unity-greeter user-session=ubu ......
Tohg Linux开发
[求助]2440 SDRAM升级
hi,大家好,因为开发需要,本人对原来的2440开发板进行了内存升级,从原来的64MB升级为128MB,使用的是两片K4S511632D(原来是两片HY57V561620),现在遇到的情况是写入一个字节的数据后一整片 ......
abin1982 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 169  1478  1140  735  654  4  30  23  15  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved