电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT723672

产品描述CMOS SyncBiFIFO
文件大小251KB,共29页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT723672概述

CMOS SyncBiFIFO

文档预览

下载PDF文档
CMOS SyncBiFIFO
TM
2,048 x 36 x 2
4,096 x 36 x 2
8,192 x 36 x 2
IDT723652
IDT723662
IDT723672
FEATURES
Memory storage capacity:
IDT723652 – 2,048 x 36 x 2
IDT723662 – 4,096 x 36 x 2
IDT723672 – 8,192 x 36 x 2
Supports clock frequencies up to 83MHz
Fast access times of 8ns
Free-running CLKA and CLKB may be asynchronous or coincident
(simultaneous reading and writing of data on a single clock edge
is permitted)
Two independent clocked FIFOs buffering data in opposite direc-
tions
Mailbox bypass register for each FIFO
Programmable Almost-Full and Almost-Empty flags
Microprocessor Interface Control Logic
FFA/IRA, EFA/ORA, AEA,
and
AFA
flags synchronized by CLKA
FFB/IRB, EFB/ORB, AEB,
and
AFB
flags synchronized by CLKB
Select IDT Standard timing (using
EFA, EFB, FFA
and
FFB
flags
functions) or First Word Fall Through timing (using ORA, ORB, IRA
and IRB flag functions)
Available in 132-pin Plastic Quad Flatpack (PQFP) or space-saving
120-pin Thin Quad Flatpack (TQFP)
Pin compatible to the lower density parts, IDT723622/723632/723642
Industrial temperature range (–40°C to +85°C) is available
°
°
DESCRIPTION
The IDT723652/723662/723672 is a monolithic, high-speed, low-power,
CMOS Bidirectional SyncFIFO (clocked) memories which support clock
frequencies up to 83MHz and have read access times as fast as 8ns. Two
independent 2,048/4,096/8,192 x 36 dual-port SRAM FIFOs on board each
chip buffer data in opposite directions. Communication between each port may
bypass the FIFOs via two 36-bit mailbox registers. Each mailbox register has
a flag to signal when new mail has been stored.
FUNCTIONAL BLOCK DIAGRAM
MBF1
CLKA
CSA
W/RA
ENA
MBA
Mail 1
Register
Input
Register
Output
Register
Port-A
Control
Logic
RST1
FIFO1,
Mail1
Reset
Logic
36
RAM
ARRAY
2,048 x 36
4,096 x 36
8,192 x 36
36
Write
Pointer
Read
Pointer
EFB/ORB
AEB
FFA/IRA
AFA
FIFO 1
Status Flag
Logic
FS
0
FS
1
A
0
- A
35
13
Programmable Flag
Offset Registers
FIFO 2
Timing
Mode
FWFT
B
0
- B
35
EFA/ORA
AEA
Status Flag
Logic
Write
Pointer
RAM
ARRAY
2,048 x 36
4,096 x 36
8,192 x 36
Mail 2
Register
36
FFB/IRB
AFB
36
Read
Pointer
Output
Register
FIFO2,
Mail2
Reset
Logic
Input
Register
RST2
Port-B
Control
Logic
CLKB
CSB
W/RB
ENB
MBB
5609 drw 01
MBF2
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncBiFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
1
2003 Integrated Device Technology, Inc.
All rights reserved. Product specifications subject to change without notice.
NOVEMBER 2003
DSC-5609/4
大家看看我的配置单,给个意见~~
CPU:CORE2 E4500 795 主板:技嘉P31-DS3L 600 内存:KINGSTON 1G*2 DDR2-800 150*2 硬盘:酷鱼160G 350 显卡:七彩虹8600GT-GD3 UP烈 ......
heqin509 嵌入式系统
DSP与结构体链表
小弟用的是DSP28335,片内RAM为34k,片外RAM为64k,Flash为256k,现在做一项目需要用到结构体链表,如下所示: typedef struct Node { int16 type; int16 i; int16 j; ......
海尔哥哥 DSP 与 ARM 处理器
cc2530 通过DMA访问flash问题
两个问题:首先,我用这段代码擦除35页的数据,但是在XDATA窗口看到的和读取出来放到数组里看到的都是0x00,并没有擦除,这是为什么啊? void Flash_PageErase( int pg) { FADDRH = pg 8) ......
喵星人の马甲 51单片机
做个精致的电子工程师[转]
失落中想起了小时候,我来自农村,小时候家里很穷,最怕的就是下雨天了。现在我终于不怕下雨了,记 得在家的时候,每当下雨,屋顶就会有很多地方漏雨,没有一个安宁的地方,就连我的床的上面也 ......
simonprince 聊聊、笑笑、闹闹
H3LIS331DL三轴加速度传感器封装和代码
本帖最后由 littleshrimp 于 2018-10-24 10:07 编辑 数据手册: 384097 代码: 384099 封装: 384096384098 官方评估板gerber文件: 384095 ...
littleshrimp MEMS传感器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2853  2490  582  1515  2444  58  51  12  31  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved