电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74SSTUAE32866ABFG8

产品描述Registers DDR2 800 REGISTER
产品类别半导体    逻辑   
文件大小512KB,共30页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 选型对比 全文预览

74SSTUAE32866ABFG8在线购买

供应商 器件名称 价格 最低购买 库存  
74SSTUAE32866ABFG8 - - 点击查看 点击购买

74SSTUAE32866ABFG8概述

Registers DDR2 800 REGISTER

74SSTUAE32866ABFG8规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT(艾迪悌)
产品种类
Product Category
Registers
RoHSDetails
封装 / 箱体
Package / Case
CABGA-96
系列
Packaging
Cut Tape
系列
Packaging
Reel
高度
Height
1.4 mm
长度
Length
13.5 mm
宽度
Width
5.5 mm
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
3000

文档预览

下载PDF文档
DATASHEET
25-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2
IDT74SSTUAE32866A
outputs will remain low, thus ensuring no glitches on the
output.
The device monitors both DCS and CSR inputs and will
gate the Qn outputs from changing states when both DCS
and CSR inputs are high. If either DCS and CSR input is
low, the Qn outputs will function normally. The RESET input
has priority over the DCS and CSR control and will force the
outputs low. If the DCS-control functionality is not desired,
then the CSR input can be hardwired to ground, in which
case, the setup-time requirement for DCS would be the
same as for the other D data inputs. Package options
include 96-ball LFBGA (MO-205CC).
Description
This 25-bit 1:1 or 14-bit 1:2 configurable registered buffer is
designed for 1.425V to 1.575V V
DD
operation.
The control inputs are LVCMOS. All outputs are 1.5-V
CMOS drivers that have been optimized to drive the DDR-II
DIMM load. IDT74SSTUAE32866A operates from a
differential clock (CLK and CLK). Data are registered at the
crossing of CLK going high, and CLK going low.
The C0 input controls the pinout configuration of the 1:2
pinout from A configuration (when low) to B configuration
(when high). The C1 input controls the pinout configuration
from 25-bit 1:1 (when low) to 14-bit 1:2 (when high).
A - Pair Configuration (C01 = 0, C11 = 1 and C02 = 0,
C12 = 1)
Parity that arrives one cycle after the data input to which it
applies is checked on the PAR_IN of the first register. The
second register produces to PPO and QERR signals. The
QERR of the first register is left floating. The valid error
information is latched on the QERR output of the second
register. If an error occurs QERR is latched low for two
cycles or until RESET is low.
B - Single Configuration (C0 = 0, C1 = 0)
The device supports low-power standby operation. When
the RESET input (RESET) is low, the differential input
receivers are disabled, and undriven (floating) data, clock
and reference voltage (V
REF
) inputs are allowed. In
addition, when RESET is low all registers are reset, and all
outputs are forced low. The LVCMOS RESET and Cn inputs
must always be held at a valid logic high or low level. To
ensure defined outputs from the register before a stable
clock has been supplied, RESET must be held in the low
state during power up.
In the DDR-II RDIMM application, RESET is specified to be
completely asynchronous with respect to CLK and CLK.
Therefore, no timing relationship can be guaranteed
between the two. When entering reset, the register will be
cleared and the outputs will be driven low quickly, relative to
the time to disable the differential input receivers. However,
when coming out of reset, the register will become active
quickly, relative to the time to enable the differential input
receivers. As long as the data inputs are low, and the clock
is stable during the time from the low-to-high transition of
RESET until the input receivers are fully enabled, the
design of the IDT74SSTUAE32866A must ensure that the
Features
Supports 1.5V V
DD
operation for DDR2 DIMMs
25-bit 1:1 or 14-bit 1:2 registered buffer with parity check
functionality
Supports LVCMOS switching levels on C0, C1, and
RESET inputs
Low voltage operation: V
DD
= 1.425V to 1.575V
Available in 96-ball LFBGA package
Applications
DDR2 Memory Modules running at 1.5V V
DD
Provides complete DDR DIMM solution with
ICS98UAE877A
Ideal for DDR2 667
25-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2
1
IDT74SSTUAE32866A
7120/5

74SSTUAE32866ABFG8相似产品对比

74SSTUAE32866ABFG8
描述 Registers DDR2 800 REGISTER
Product Attribute Attribute Value
制造商
Manufacturer
IDT(艾迪悌)
产品种类
Product Category
Registers
RoHS Details
封装 / 箱体
Package / Case
CABGA-96
高度
Height
1.4 mm
长度
Length
13.5 mm
宽度
Width
5.5 mm
Moisture Sensitive Yes
工厂包装数量
Factory Pack Quantity
3000
系列
Packaging
Reel

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2209  2473  2448  1837  1792  48  15  26  37  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved