电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74VHC4046M_Q

产品描述Phase Locked Loops - PLL CMOS Phase-Lock Loop
产品类别热门应用    无线/射频/通信   
文件大小237KB,共16页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
下载文档 详细参数 选型对比 全文预览

74VHC4046M_Q在线购买

供应商 器件名称 价格 最低购买 库存  
74VHC4046M_Q - - 点击查看 点击购买

74VHC4046M_Q概述

Phase Locked Loops - PLL CMOS Phase-Lock Loop

74VHC4046M_Q规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Fairchild
产品种类
Product Category
Phase Locked Loops - PLL
RoHSN
类型
Type
PLL
Number of Circuits1
电源电压-最大
Supply Voltage - Max
6 V
电源电压-最小
Supply Voltage - Min
2 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
SOIC-16
系列
Packaging
Tube
高度
Height
1.5 mm
长度
Length
10 mm
宽度
Width
4 mm
工作电源电压
Operating Supply Voltage
2 V to 6 V
单位重量
Unit Weight
0.023492 oz

文档预览

下载PDF文档
74VHC4046 CMOS Phase Lock Loop
April 1994
Revised October 2003
74VHC4046
CMOS Phase Lock Loop
General Description
The VHC4046 is a low power phase lock loop utilizing
advanced silicon-gate CMOS technology to obtain high fre-
quency operation both in the phase comparator and VCO
sections. This device contains a low power linear voltage
controlled oscillator (VCO), a source follower, and three
phase comparators. The three phase comparators have a
common signal input and a common comparator input. The
signal input has a self biasing amplifier allowing signals to
be either capacitively coupled to the phase comparators
with a small signal or directly coupled with standard input
logic levels. This device is similar to the CD4046 except
that the Zener diode of the metal gate CMOS device has
been replaced with a third phase comparator.
Phase Comparator I is an exclusive OR (XOR) gate. It pro-
vides a digital error signal that maintains a 90 phase shift
between the VCO’s center frequency and the input signal
(50% duty cycle input waveforms). This phase detector is
more susceptible to locking onto harmonics of the input fre-
quency than phase comparator I, but provides better noise
rejection.
Phase comparator III is an SR flip-flop gate. It can be used
to provide the phase comparator functions and is similar to
the first comparator in performance.
Phase comparator II is an edge sensitive digital sequential
network. Two signal outputs are provided, a comparator
output and a phase pulse output. The comparator output is
a 3-STATE output that provides a signal that locks the VCO
output signal to the input signal with 0 phase shift between
them. This comparator is more susceptible to noise throw-
ing the loop out of lock, but is less likely to lock onto har-
monics than the other two comparators.
In a typical application any one of the three comparators
feed an external filter network which in turn feeds the VCO
input. This input is a very high impedance CMOS input
which also drives the source follower. The VCO’s operating
frequency is set by three external components connected
to the C1
A
, C1
B
, R
1
and R
2
pins. An inhibit pin is provided
to disable the VCO and the source follower, providing a
method of putting the IC in a low power state.
The source follower is a MOS transistor whose gate is con-
nected to the VCO input and whose drain connects the
Demodulator output. This output normally is used by tying
a resistor from pin 10 to ground, and provides a means of
looking at the VCO input without loading down modifying
the characteristics of the PLL filter.
Features
s
Low dynamic power consumption:
s
Maximum VCO operating frequency:
(V
CC
=
4.5V)
s
Fast comparator response time (V
CC
=
4.5V)
Comparator I:
Comparator II:
Comparator III:
25 ns
30 ns
25 ns
(V
CC
=
4.5V)
12 MHz
s
VCO has high linearity and high temperature stability
s
Pin and function compatible with the 74HC4046
Ordering Code:
Order Number
74VHC4046M
74VHC4046MTC
74VHC4046N
Package Number
M16A
MTC16
N16E
Package Description
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
© 2003 Fairchild Semiconductor Corporation
DS011675
www.fairchildsemi.com

74VHC4046M_Q相似产品对比

74VHC4046M_Q 74VHC4046M 74VHC4046MX
描述 Phase Locked Loops - PLL CMOS Phase-Lock Loop Phase Locked Loops - PLL CMOS Phase-Lock Loop Phase Locked Loops - PLL CMOS Phase-Lock Loop
是否Rohs认证 - 符合 符合
零件包装代码 - SOIC SOIC
包装说明 - SOP, SOP16,.25 SOP, SOP16,.25
针数 - 16 16
Reach Compliance Code - unknown unknown
其他特性 - CONTAINS THREE PHASE COMPARATORS CONTAINS THREE PHASE COMPARATORS
模拟集成电路 - 其他类型 - PHASE LOCKED LOOP PHASE LOCKED LOOP
JESD-30 代码 - R-PDSO-G16 R-PDSO-G16
JESD-609代码 - e3 e3
长度 - 9.9 mm 9.9 mm
湿度敏感等级 - 1 1
功能数量 - 1 1
端子数量 - 16 16
最高工作温度 - 85 °C 85 °C
最低工作温度 - -40 °C -40 °C
封装主体材料 - PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 - SOP SOP
封装等效代码 - SOP16,.25 SOP16,.25
封装形状 - RECTANGULAR RECTANGULAR
封装形式 - SMALL OUTLINE SMALL OUTLINE
峰值回流温度(摄氏度) - 260 260
电源 - 2/6 V 2/6 V
认证状态 - Not Qualified Not Qualified
座面最大高度 - 1.75 mm 1.75 mm
最大供电电压 (Vsup) - 6 V 6 V
最小供电电压 (Vsup) - 2 V 2 V
标称供电电压 (Vsup) - 4.5 V 4.5 V
表面贴装 - YES YES
技术 - CMOS CMOS
温度等级 - INDUSTRIAL INDUSTRIAL
端子面层 - Matte Tin (Sn) Matte Tin (Sn)
端子形式 - GULL WING GULL WING
端子节距 - 1.27 mm 1.27 mm
端子位置 - DUAL DUAL
处于峰值回流温度下的最长时间 - NOT SPECIFIED NOT SPECIFIED
宽度 - 3.9 mm 3.9 mm
Base Number Matches - 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1062  144  2653  2603  2897  50  57  37  6  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved