电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8N3Q001EG-1113CDI

产品描述Programmable Oscillators
产品类别无源元件   
文件大小170KB,共21页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

8N3Q001EG-1113CDI在线购买

供应商 器件名称 价格 最低购买 库存  
8N3Q001EG-1113CDI - - 点击查看 点击购买

8N3Q001EG-1113CDI概述

Programmable Oscillators

8N3Q001EG-1113CDI规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT(艾迪悌)
产品种类
Product Category
Programmable Oscillators
产品
Product
XO
NumOfPackaging1

文档预览

下载PDF文档
Quad-Frequency Programmable XO IDT8N3Q001 REV G
DATA SHEET
General Description
The IDT8N3Q001 is a Quad-Frequency Programmable Clock
Oscillator with very flexible frequency programming capabilities. The
device uses IDT’s fourth generation FemtoClock® NG technology for
an optimum of high clock frequency and low phase noise
performance. The device accepts 2.5V or 3.3V supply and is
packaged in a small, lead-free (RoHS 6) 10-lead Ceramic 5mm x
7mm x 1.55mm package.
Besides the four default power-up frequencies set by the FSEL0 and
FSEL1 pins, the IDT8N3Q001 can be programmed via the I
2
C
interface to output clock frequencies between 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz to a very high degree of
precision with a frequency step size of 435.9Hz ÷
N
(N is the PLL
output divider). Since the FSEL0 and FSEL1 pins are mapped to 4
independent PLL M and N divider registers (P, MINT, MFRAC and N),
reprogramming those registers to other frequencies under control of
FSEL0 and FSEL1 is supported. The extended temperature range
supports wireless infrastructure, telecommunication and networking
end equipment requirements.
Features
Fourth generation FemtoClock® NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Four power-up default frequencies (see part number order
codes), re-programmable by I
2
C
I
2
C programming interface for the output clock frequency and
internal PLL control registers
Frequency programming resolution is 435.9Hz ÷N
One 2.5V, 3.3V LVPECL clock output
Two control inputs for the power-up default frequency
LVCMOS/LVTTL compatible control inputs
RMS phase jitter @ 156.25MHz (12kHz - 20MHz): 0.244ps
(typical), integer PLL feedback configuration
RMS phase jitter @ 156.25MHz (1kHz - 40MHz): 0.265ps
(typical), integer PLL feedback configuration
Full 2.5V or 3.3V supply modes
-40°C to 85°C ambient operating temperature
Available in Lead-free (RoHS 6) package
Block Diagram
OSC
f
XTAL
÷MINT,
MFRAC
2
25
FSEL1
FSEL0
SCLK
SDATA
OE
Pulldown
Pulldown
Pullup
Pullup
Pullup
Pin Assignment
÷P
PFD
&
LPF
FemtoClock® NG
VCO
1950-2600MHz
÷N
Q
nQ
DNU 1
OE 2
V
EE
3
FSEL0 4
FSEL1 5
10 SCLK
9 SDATA
8 V
CC
7 nQ
6 Q
7
Configuration Register (ROM)
(Frequency, APR, Polarity)
I
2
C Control
IDT8N3Q001
10-lead Ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N3Q001GCD REVISION A
MARCH 6, 2012
1
©2012 Integrated Device Technology, Inc.
【IEEE推荐】形变液态金属天线--EEWORLD大学堂
【IEEE推荐】形变液态金属天线:https://training.eeworld.com.cn/course/2170研究者发明了一种天线,能伸长、缩短以调整它们的频率。 ...
chenyy 无线连接
菜鸟:上位机访问PLC内存?
怎么样才能在上位机上用VC编写一个程序访问PLC的内存数据....
bee_ 嵌入式系统
报道贴:北斗射频芯片
报道贴,涉及北斗射频芯片。...
Elia27 国产芯片交流
【NUCLEO-F767ZI】最强3ADC交替采样+DMA(5.4MSa/s)
一通道3ADC交替采样+DMA传输数据 速度高达 5.4MSa/s NUCLEO-F767ZI自带3个ADC ,在系统时钟216MHZ 的情况下 ADC时钟 4分频 的到27MHZ的时钟ADCCLK=PCLK2/4=108/4=27MHZ 交替模式下 2个ADC 转 ......
ihalin stm32/stm8
usb驱动引起了蓝屏
还有另外一个问题,我写了 一个usb的驱动,偶尔会在插拔cable的时候引起蓝屏幕问题。。。从故障记录文件memory.dmp的信息上看,最后一行的记录 Probably caused by : hardware ( CyUsb!KUsbLo ......
toshbia 嵌入式系统
内存不足!!!
用C5开发板做数据收集,当把系统镜像文件烧写进16G的SD上后只占用了其中一个多G,其余的空间未分配。现在除开系统只剩下几百兆的内存空间要存储数据的话内存严重不足啊!!! 求大神指导该怎么 ......
wenchao1991 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1071  747  2836  835  1095  47  22  18  58  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved