电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LV4053N

产品描述Analog Switch ICs TRIPLE 2-CHANNEL MUX/DMUX
产品类别模拟混合信号IC    信号电路   
文件大小245KB,共27页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 全文预览

74LV4053N在线购买

供应商 器件名称 价格 最低购买 库存  
74LV4053N - - 点击查看 点击购买

74LV4053N概述

Analog Switch ICs TRIPLE 2-CHANNEL MUX/DMUX

74LV4053N规格参数

参数名称属性值
Source Url Status Check Date2013-06-14 00:00:00
是否无铅不含铅
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码DIP
包装说明0.300 INCH, PLASTIC, SOT38-4, DIP-16
针数16
Reach Compliance Codeunknown
模拟集成电路 - 其他类型SINGLE-ENDED MULTIPLEXER
JESD-30 代码R-PDIP-T16
JESD-609代码e4
长度19.025 mm
信道数量2
功能数量3
端子数量16
标称断态隔离度50 dB
通态电阻匹配规范5 Ω
最大通态电阻 (Ron)435 Ω
最高工作温度125 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装等效代码DIP16,.3
封装形状RECTANGULAR
封装形式IN-LINE
峰值回流温度(摄氏度)NOT APPLICABLE
电源3.3 V
认证状态Not Qualified
座面最大高度4.2 mm
最大信号电流0.025 A
最大供电电压 (Vsup)6 V
最小供电电压 (Vsup)1 V
标称供电电压 (Vsup)2 V
表面贴装NO
最长断开时间70 ns
最长接通时间97 ns
切换BREAK-BEFORE-MAKE
技术CMOS
温度等级AUTOMOTIVE
端子面层NICKEL PALLADIUM GOLD
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT APPLICABLE
宽度7.62 mm
Base Number Matches1

文档预览

下载PDF文档
74LV4053
Triple single-pole double-throw analog switch
Rev. 5 — 18 September 2014
Product data sheet
1. General description
The 74LV4053 is a triple single-pole double-throw (SPDT) analog switch, suitable for use
as an analog or digital multiplexer/demultiplexer. It is a low-voltage Si-gate CMOS device
and is pin and function compatible with the 74HC4053 and 74HCT4053. Each switch has
a digital select input (Sn), two independent inputs/outputs (nY0 and nY1) and a common
input/output (nZ). All three switches share an enable input (E). A HIGH on E causes all
switches into the high-impedance OFF-state, independent of Sn.
V
CC
and GND are the supply voltage connections for the digital control inputs (Sn and E).
The V
CC
to GND range is 1 V to 6 V. The analog inputs/outputs (nY0, nY1 and nZ) can
swing between V
CC
as a positive limit and V
EE
as a negative limit. V
CC
V
EE
may not
exceed 6 V. For operation as a digital multiplexer/demultiplexer, V
EE
is connected to GND
(typically ground). V
EE
and V
SS
are the supply voltage connections for the switches.
2. Features and benefits
Optimized for low-voltage applications: 1.0 V to 3.6 V
Accepts TTL input levels between V
CC
= 2.7 V and V
CC
= 3.6 V
Low ON resistance:
180
(typical) at V
CC
V
EE
= 2.0 V
100
(typical) at V
CC
V
EE
= 3.0 V
75
(typical) at V
CC
V
EE
= 4.5 V
Logic level translation:
To enable 3 V logic to communicate with
3
V analog signals
Typical ‘break before make’ built in
ESD protection:
HBM JESD22-A114-C exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
Multiple package options
Specified from
40 C
to +85
C
and from
40 C
to +125
C

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2850  306  1247  1245  421  26  48  45  28  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved