电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

ispLSI-2192VE-180LT128

产品描述CPLD - Complex Programmable Logic Devices USE ispMACH 4000V
产品类别半导体    可编程逻辑器件   
文件大小159KB,共16页
制造商Lattice(莱迪斯)
官网地址http://www.latticesemi.com
下载文档 详细参数 选型对比 全文预览

ispLSI-2192VE-180LT128在线购买

供应商 器件名称 价格 最低购买 库存  
ispLSI-2192VE-180LT128 - - 点击查看 点击购买

ispLSI-2192VE-180LT128概述

CPLD - Complex Programmable Logic Devices USE ispMACH 4000V

ispLSI-2192VE-180LT128规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Lattice(莱迪斯)
产品种类
Product Category
CPLD - Complex Programmable Logic Devices
Shipping RestrictionsThis product may require additional documentation to export from the United States.
RoHSN
产品
Product
ispLSI 2192VE
Number of Macrocells192
Number of Logic Array Blocks - LABs48
Maximum Operating Frequency180 MHz
Propagation Delay - Max5 ns
Number of I/Os96 I/O
工作电源电压
Operating Supply Voltage
3.3 V
最小工作温度
Minimum Operating Temperature
0 C
最大工作温度
Maximum Operating Temperature
+ 70 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
TQFP-128
系列
Packaging
Tray
高度
Height
1.4 mm
长度
Length
14 mm
Memory TypeEEPROM
宽度
Width
14 mm
Number of Gates8000
Moisture SensitiveYes
NumOfPackaging1
工作电源电流
Operating Supply Current
275 mA
工厂包装数量
Factory Pack Quantity
90
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
3 V
单位重量
Unit Weight
0.017760 oz

文档预览

下载PDF文档
Lead-
Free
Package
Options
Available!
ispLSI 2192VE
3.3V In-System Programmable
SuperFAST™ High Density PLD
Functional Block Diagram
Output Routing Pool
F7 F6 F5 F4 F3 F2 F1 F0
A0
Output Routing Pool
®
Features
• SuperFAST HIGH DENSITY IN-SYSTEM
PROGRAMMABLE LOGIC
— 8000 PLD Gates
— 96 I/O Pins, Nine or Twelve Dedicated Inputs
— 192 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State
Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
— Pinout Compatible with ispLSI 2096V and 2096VE
• 3.3V LOW VOLTAGE ARCHITECTURE
— Interfaces with Standard 5V TTL Devices
• HIGH PERFORMANCE E
2
CMOS
®
TECHNOLOGY
f
max
= 225MHz Maximum Operating Frequency
t
pd
= 4.0ns Propagation Delay
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100% Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
• IN-SYSTEM PROGRAMMABLE
— 3.3V In-System Programmability (ISP™) Using
Boundary Scan Test Access Port (TAP)
— Open-Drain Output Option for Flexible Bus Interface
Capability, Allowing Easy Implementation of Wired-
OR Bus Arbitration Logic
— Increased Manufacturing Yields, Reduced Time-to-
Market and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
• 100% IEEE 1149.1 BOUNDARY SCAN TESTABLE
• THE EASE OF USE AND FAST SYSTEM SPEED OF
PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAS
— Enhanced Pin Locking Capability
— Three Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global
Interconnectivity
• LEAD-FREE PACKAGE OPTIONS
Output Routing Pool
E7 E6 E5 E4 E3 E2 E1 E0
D7
D5
Output Routing Pool
D Q
A1
A2
A3
A4
A5
A6
A7
B0 B1 B2 B3 B4 B5 B6 B7
Output Routing Pool
D6
Logic
D Q
Global Routing Pool (GRP)
Array
D Q
GLB
D4
D3
D2
D1
D0
D Q
C0 C1 C2 C3 C4 C5 C6 C7
Output Routing Pool
Description
The ispLSI 2192VE is a High Density Programmable
Logic Device containing 192 Registers, nine or twelve
Dedicated Input pins, three Dedicated Clock Input pins,
two dedicated Global OE input pins and a Global Routing
Pool (GRP). The GRP provides complete interconnectivity
between all of these elements. The ispLSI 2192VE
features in-system programmability through the Bound-
ary Scan Test Access Port (TAP) and is 100% IEEE
1149.1 Boundary Scan Testable. The ispLSI 2192VE
offers non-volatile reprogrammability of the logic, as well
as the interconnect to provide truly reconfigurable sys-
tems.
The basic unit of logic on the ispLSI 2192VE device is the
Generic Logic Block (GLB). The GLBs are labeled A0, A1
.. F7 (see Figure 1). There are a total of 48 GLBs in the
ispLSI 2192VE device. Each GLB is made up of four
macrocells. Each GLB has 18 inputs, a programmable
AND/OR/Exclusive OR array, and four outputs which can
be configured to be either combinatorial or registered.
Inputs to the GLB come from the GRP and dedicated
inputs. All of the GLB outputs are brought back into the
GRP so that they can be connected to the inputs of any
GLB on the device.
Copyright © 2004 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
August 2004
2192ve_10
1
CLK0
CLK1
CLK2
0139/2192VE

ispLSI-2192VE-180LT128相似产品对比

ispLSI-2192VE-180LT128 ispLSI-2192VE-180LTN128I ispLSI-2192VE-135LB144 ispLSI-2192VE-180LT128I ispLSI-2192VE-225LB144 ispLSI-2192VE-135LTN128
描述 CPLD - Complex Programmable Logic Devices USE ispMACH 4000V CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD
Product Attribute Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value
制造商
Manufacturer
Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯)
产品种类
Product Category
CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices
Shipping Restrictions This product may require additional documentation to export from the United States. This product may require additional documentation to export from the United States. This product may require additional documentation to export from the United States. This product may require additional documentation to export from the United States. This product may require additional documentation to export from the United States. This product may require additional documentation to export from the United States.
RoHS N Details N N N Details
产品
Product
ispLSI 2192VE ispLSI 2192VE ispLSI 2192VE ispLSI 2192VE ispLSI 2192VE ispLSI 2192VE
Number of Macrocells 192 192 192 192 192 192
Number of Logic Array Blocks - LABs 48 48 48 48 48 48
Maximum Operating Frequency 180 MHz 180 MHz 135 MHz 180 MHz 225 MHz 135 MHz
Propagation Delay - Max 5 ns 4 ns 4 ns 4 ns 4 ns 4 ns
Number of I/Os 96 I/O 32 I/O 28 I/O 32 I/O 32 I/O 28 I/O
工作电源电压
Operating Supply Voltage
3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
最小工作温度
Minimum Operating Temperature
0 C - 40 C 0 C - 40 C 0 C 0 C
最大工作温度
Maximum Operating Temperature
+ 70 C + 105 C + 70 C + 105 C + 70 C + 70 C
安装风格
Mounting Style
SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
TQFP-128 TQFP-128 FPBGA-144-28 TQFP-128 FPBGA-144-32 TQFP-128
系列
Packaging
Tray Tray Tray Tray Tray Tray
高度
Height
1.4 mm 1.4 mm 1.2 mm 1.4 mm 1.2 mm 1.4 mm
长度
Length
14 mm 14 mm 13 mm 14 mm 13 mm 14 mm
宽度
Width
14 mm 14 mm 13 mm 14 mm 13 mm 14 mm
Number of Gates 8000 8000 8000 8000 8000 8000
Moisture Sensitive Yes Yes Yes Yes Yes Yes
工作电源电流
Operating Supply Current
275 mA 275 mA 275 mA 275 mA 275 mA 275 mA
工厂包装数量
Factory Pack Quantity
90 90 160 90 160 90
电源电压-最大
Supply Voltage - Max
3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
电源电压-最小
Supply Voltage - Min
3 V 3 V 3 V 3 V 3 V 3 V
Memory Type EEPROM - EEPROM EEPROM EEPROM -
单位重量
Unit Weight
0.017760 oz 0.017760 oz - 0.017760 oz - 0.017760 oz
ucosii小程序,为啥2个任务不来回切换呢????????
#include <includes.h>#define RCC_GPIO_LED RCC_APB2Periph_GPIOF /*LED使用的GPIO时钟*/#define LEDn 4 /*神舟III号LED数量*/#define GPIO_LED GPIOF /*神舟III号LED灯使用的GPIO组*/#d ......
fbi987996 实时操作系统RTOS
拆解USB无线网卡,电路方案非常经典
很多台式机没有无线网卡,只能插网线。 想要使用WiFi,插个USB无线网卡就行,简单方便: 538154 USB无线网卡非常小巧,以至于会好奇,电路板是怎么塞进去的: 538155 下面拆解其 ......
ohahaha 以拆会友
WINCE5 直接连SQL2000
如题,WINCE 5 可以直接连接SQL2000数据库吗?...
minic168 嵌入式系统
NDIS中间层MPSendPackets加密出的问题,求教
小子刚学习写windows 过滤驱动,在ndis的MPSendPackets中对发送包内容进行加密,但运行一段时间(几十秒)后就会报错,系统重启,请达人帮小子看看,报错显示:unable to get nt!MmSpecialPoolS ......
zxinqiao 嵌入式系统
单片机里的一个错误请教
F:\警报器程序与线路图\二代警报器\程序\程序ok\pic16f628 程序\f628.asm(54): error A61: MACRO TERMINATED BY END OF FILE, MISSING 'ENDM' F:\警报器程序与线路图\二代警报器\程序\程序ok\p ......
cooler1981 嵌入式系统
2015电赛一些电源培训的资料
2015电赛一些电源培训的资料 ...
光亮自在 电子竞赛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2878  1777  192  1947  460  7  24  5  31  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved