电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74ALVC573BQ115

产品描述Latches OCTAL TRANSPARANT
产品类别半导体    逻辑   
文件大小629KB,共17页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
下载文档 详细参数 全文预览

74ALVC573BQ115在线购买

供应商 器件名称 价格 最低购买 库存  
74ALVC573BQ115 - - 点击查看 点击购买

74ALVC573BQ115概述

Latches OCTAL TRANSPARANT

74ALVC573BQ115规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
NXP(恩智浦)
产品种类
Product Category
Latches
RoHSDetails
Number of Circuits8 Circuit
Logic TypeTTL
Logic FamilyALVC
PolarityNon-Inverting
Quiescent Current10 uA
Number of Output Lines8 Line
High Level Output Current- 24 mA
传播延迟时间
Propagation Delay Time
2.2 ns at 3.3 V
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
1.65 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
封装 / 箱体
Package / Case
DHVQFN-20
系列
Packaging
Cut Tape
系列
Packaging
MouseReel
系列
Packaging
Reel
FunctionTransparent
高度
Height
0.95 mm
长度
Length
4.5 mm
输出类型
Output Type
3-State
类型
Type
D-Type
宽度
Width
2.5 mm
安装风格
Mounting Style
SMD/SMT
Number of Channels8 Channel
Number of Input Lines8 Line
Supply Current - Max200 nA
NumOfPackaging3
工作电源电压
Operating Supply Voltage
1.8 V, 2.5 V, 3.3 V
Reset TypeNo Reset
工厂包装数量
Factory Pack Quantity
3000

文档预览

下载PDF文档
74ALVC573
Octal D-type transparent latch; 3-state
Rev. 03 — 26 October 2007
Product data sheet
1. General description
The 74ALVC573 is an octal D-type transparent latch featuring separate D-type inputs for
each latch and 3-state true outputs for bus-oriented applications. A latch enable (LE) input
and an outputs enable (OE) input are common to all latches.
When pin LE is HIGH, data at the D-inputs (pins D0 to D7) enters the latches. In this
condition, the latches are transparent, that is, a latch output will change each time its
corresponding D-input changes. When pin LE is LOW, the latches store the information
that was present at the D-inputs one set-up time preceding the HIGH-to-LOW transition of
pin LE.
When pin OE is LOW, the contents of the eight latches are available at the Q-outputs (pins
Q0 to Q7). When pin OE is HIGH, the outputs go to the high-impedance OFF-state.
Operation of input pin OE does not affect the state of the latches.
The 74ALVC573 is functionally identical to the 74ALVC373, but has a different pin
arrangement.
2. Features
s
s
s
s
s
s
s
Wide supply voltage range from 1.65 V to 3.6 V
3.6 V tolerant inputs/outputs
CMOS low power consumption
Direct interface with TTL levels (2.7 V to 3.6 V)
Power-down mode
Latch-up performance exceeds 250 mA
Complies with JEDEC standards:
x
JESD8-7 (1.65 V to 1.95 V)
x
JESD8-5 (2.3 V to 2.7 V)
x
JESD8B/JESD36 (2.7 V to 3.6 V)
s
ESD protection:
x
HBM JESD22-A114E exceeds 2000 V
x
MM JESD22-A 115-A exceeds 200 V

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2170  58  2418  2136  185  3  11  12  5  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved