电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY37128VP100-83AXCT

产品描述CPLD - Complex Programmable Logic Devices 128 Macrocell 5V COM
产品类别半导体    可编程逻辑器件   
文件大小1MB,共50页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY37128VP100-83AXCT在线购买

供应商 器件名称 价格 最低购买 库存  
CY37128VP100-83AXCT - - 点击查看 点击购买

CY37128VP100-83AXCT概述

CPLD - Complex Programmable Logic Devices 128 Macrocell 5V COM

CY37128VP100-83AXCT规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Cypress(赛普拉斯)
产品种类
Product Category
CPLD - Complex Programmable Logic Devices
RoHSDetails
产品
Product
Ultra37000
Number of Macrocells128
Number of Logic Array Blocks - LABs8
Maximum Operating Frequency83 MHz
Propagation Delay - Max15 ns
Number of I/Os69 I/O
工作电源电压
Operating Supply Voltage
3.3 V
最小工作温度
Minimum Operating Temperature
0 C
最大工作温度
Maximum Operating Temperature
+ 70 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
TQFP-100
系列
Packaging
Cut Tape
系列
Packaging
Reel
高度
Height
1.4 mm
长度
Length
14 mm
Memory TypeEEPROM
宽度
Width
14 mm
Number of Gates3800
Moisture SensitiveYes
NumOfPackaging2
工厂包装数量
Factory Pack Quantity
1500
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
3 V
单位重量
Unit Weight
0.023175 oz

文档预览

下载PDF文档
Ultra37000 CPLD Family
5 V and 3.3 V ISR™
High Performance CPLDs
5 V and 3.3 V ISR™ High Performance CPLDs
Features
General Description
The Ultra37000™ family of CMOS CPLDs provides a range of
high density programmable logic solutions with unparalleled
system performance. The Ultra37000 family is designed to bring
the flexibility, ease of use, and performance of the 22 V10 to high
density CPLDs. The architecture is based on a number of logic
blocks that are connected by a Programmable Interconnect
Matrix (PIM). Each logic block features its own product term
array, product term allocator, and 16 macrocells. The PIM
distributes signals from the logic block outputs and all input pins
to the logic block inputs.
All the Ultra37000 devices are electrically erasable and
In-System Reprogrammable (ISR), which simplifies both design
and manufacturing flows, thereby reducing costs. The ISR
feature provides the ability to reconfigure the devices without
having design changes cause pinout or timing changes. The
Cypress ISR function is implemented through a JTAG-compliant
serial interface. Data is shifted in and out through the TDI and
TDO pins, respectively. Because of the superior routability and
simple timing model of the Ultra37000 devices, ISR allows users
to change existing logic designs while simultaneously fixing
pinout assignments and maintaining system performance.
The entire family features JTAG for ISR and boundary scan, and
is compatible with the PCI Local Bus specification, meeting the
electrical and timing requirements. The Ultra37000 family
features user programmable bus-hold capabilities on all I/Os.
In-System Reprogrammable™ (ISR™) CMOS CPLDs
JTAG interface for reconfigurability
Design changes do not cause pinout changes
Design changes do not cause timing changes
High Density
32 to 512 macrocells
32 to 264 I/O pins
5 dedicated inputs including 4 clock pins
Simple Timing Model
No fanout delays
No expander delays
No dedicated vs. I/O pin delays
No additional delay through PIM
No penalty for using full 16 product terms
No delay for steering or sharing product terms
3.3 V and 5 V Versions
PCI Compatible
[1]
Programmable Bus-hold Capabilities on All I/Os
Intelligent Product Term Allocator Provides
0 to 16 product terms to any macrocell
Product term steering on an individual basis
Product term sharing among local macrocells
Flexible Clocking
4 synchronous clocks per device
Product term clocking
Clock polarity control per logic block
Consistent Package and Pinout Offering across All Densities
Simplifies design migration
Same pinout for 3.3 V and 5 V devices
Packages
44 to 256 pins in PLCC, PQFP, TQFP, and Fine-Pitch BGA
Packages
Pb-free packages available
Ultra37000 5 V Devices
The Ultra37000 devices operate with a 5 V supply and can
support 5 V or 3.3 V I/O levels. V
CCO
connections provide the
capability of interfacing to either a 5 V or 3.3 V bus. By
connecting the V
CCO
pins to 5 V the user insures 5V TTL levels
on the outputs. If V
CCO
is connected to 3.3 V the output levels
meet 3.3 V JEDEC standard CMOS levels and are 5 V tolerant.
These devices require 5 V ISR programming.
Ultra37000V 3.3 V Devices
Devices operating with a 3.3 V supply require 3.3 V on all V
CCO
pins, reducing the device’s power consumption. These devices
support 3.3 V JEDEC standard CMOS output levels, and are
5V-tolerant. These devices allow 3.3 V ISR programming.
Note
1. Due to the 5 V tolerant nature of 3.3 V device I/Os, the I/Os are not clamped to V
CC
, PCI V
IH
= 2 V.
Cypress Semiconductor Corporation
Document Number: 38-03007 Rev. *I
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised August 23, 2012
"Not Recommended for New Design"

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2242  619  2505  1704  2675  58  55  35  3  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved