电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3556SA100BQ

产品描述SRAM 4M X36 3.3V I/O SLOW ZBT
产品类别存储   
文件大小502KB,共25页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

71V3556SA100BQ在线购买

供应商 器件名称 价格 最低购买 库存  
71V3556SA100BQ - - 点击查看 点击购买

71V3556SA100BQ概述

SRAM 4M X36 3.3V I/O SLOW ZBT

71V3556SA100BQ规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT(艾迪悌)
产品种类
Product Category
SRAM
RoHSN
Memory Size4 Mbit
Organization128 k x 36
Access Time5 ns
Maximum Clock Frequency100 MHz
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
3.465 V
电源电压-最小
Supply Voltage - Min
3.135 V
Supply Current - Max250 mA
最小工作温度
Minimum Operating Temperature
0 C
最大工作温度
Maximum Operating Temperature
+ 70 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
CABGA-165
系列
Packaging
Tray
高度
Height
1.2 mm
长度
Length
15 mm
Memory TypeSDR
类型
Type
Synchronous
宽度
Width
13 mm
Moisture SensitiveYes
NumOfPackaging1
工厂包装数量
Factory Pack Quantity
136

文档预览

下载PDF文档
IDT71V3556S/XS
128K x 36, 256K x 18
3.3V Synchronous ZBT SRAMs
IDT71V3558S/XS
3.3V I/O, Burst Counter
IDT71V3556SA/XSA
Pipelined Outputs
IDT71V3558SA/XSA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz (x18)
(3.2 ns Clock-to-Data Access)
Supports high performance system speed - 166 MHz (x36)
(3.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V I/O Supply (V
DDQ)
Optional- Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
Description
The IDT71V3556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or
Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and two cycles later the associated data cycle occurs, be
it read or write.
The IDT71V3556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be
used to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3556/58
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three are
not asserted when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will be
completed. The data bus will tri-state two cycles after chip is deselected
or a write is initiated.
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5281 tbl 01
JANUARY 2015
1
©
2015 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
DSC-5281/12
CE6.0下的基于对话框的mfc应用程序出现如下编译错误,如何解决?请大虾指教。
CE6.0下的基于对话框的mfc应用程序出现如下编译错误,如何解决?请大虾指教。 我的SDK是用基于arm s3c2410的 模拟器 DEVICEEMULATOR bsp编译出来的。 1>D:\Program Files\Microsoft Visua ......
donglele2005 嵌入式系统
基于DSP的FIR 数字滤波器设计
基于DSP的FIR 数字滤波器设计 226754 ...
小笼包 DSP 与 ARM 处理器
可以中途更改创意不
感觉原来的创意实现起来比较时间比较紧张,不知道中途可以修改不...
7leaves 无线连接
据说今年不出小车的题了?
本帖最后由 paulhyde 于 2014-9-15 09:16 编辑 看到坛子里有朋友发帖,说今年不出小车的题了? 是真的么? 为什么啊? ...
clark 电子竞赛
请帮忙:关于SDHC卡的8个时钟的迷惑,请高手释疑!
最近在用FPGA写SD卡SPI控制器,但是搞不出来,不知道是不是因为8个延迟时钟的问题,SD2.0协议里说的是发送命令后和接收响应后需要8个时钟,但是我看见有的程序和网文上却是在发送命令前也加 ......
guantouren FPGA/CPLD
MSP430JTA程序下载
MSP430 JTAG 下载程序或仿真的时候必须使用USB的电源作为开发板的电源么? 如果将2脚与3.3V断开,用外部供电可以下载么??哪位大侠来解个惑。...
votex威 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1427  1116  935  2859  151  56  57  30  39  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved