电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8T49N222B-129NLGI8

产品描述Clock Generators & Support Products Freq Trans Zero PPM LVPECL or LVDS
产品类别半导体    模拟混合信号IC   
文件大小690KB,共40页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

8T49N222B-129NLGI8在线购买

供应商 器件名称 价格 最低购买 库存  
8T49N222B-129NLGI8 - - 点击查看 点击购买

8T49N222B-129NLGI8概述

Clock Generators & Support Products Freq Trans Zero PPM LVPECL or LVDS

8T49N222B-129NLGI8规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT(艾迪悌)
产品种类
Product Category
Clock Generators & Support Products
RoHSDetails
系列
Packaging
Reel
NumOfPackaging1
工厂包装数量
Factory Pack Quantity
2000

文档预览

下载PDF文档
DATA SHEET
FemtoClock® NG Universal Frequency
Translator
Features
IDT8T49N222I
General Description
The IDT8T49N222I is a highly flexible FemtoClock® NG general
purpose, low phase noise Frequency Translator / Synthesizer with
alarm and monitoring functions suitable for networking and
communications applications. It is able to generate any output
frequency in the 7.29MHz to 833.33MHz range and most output
frequencies in the 925MHz to 1200MHz range (see Table 3A for
details). A wide range of input reference clocks and a range of
low-cost fundamental mode crystal frequencies may be used as the
source for the output frequency.
The IDT8T49N222I has three operating modes to support a very
broad spectrum of applications:
1) Frequency Synthesizer
Fourth generation FemtoClock® NG technology
Universal Frequency Translator
Zero ppm frequency translation
Two outputs, individually programmable as LVPECL or LVDS
Outputs may be individually set to use 2.5V or 3.3V output
levels
Individually programmable output frequencies: 7.29MHz up to
1200MHz
Two differential inputs support the following input types:
LVPECL, LVDS, LVHSTL, HCSL
Input frequency range: 8kHz to 710MHz
Hitless switching between inputs
Crystal input frequency range: 16MHz to 40MHz
Holdover support in the event both inputs fail
One factory-set register configuration for power-up default state
Configurations customized via One-Time Programmable ROM
Settings may be overwritten after power-up via I
2
C
I
2
C Serial interface for register programming
RMS phase jitter at 156.25MHz, using a 40MHz crystal
(12kHz - 20MHz): 507fs (typical), Low Bandwidth Mode (FracN)
Supports ITU-T G.8262 Synchronous Ethernet equipment slave
clocks (EEC option 1 and 2)
Output supply voltage modes:
V
CC
/V
CCA
/V
CCOx
3.3V/3.3V/3.3V
3.3V/3.3V/2.5V (LVPECL only)
2.5V/2.5V/2.5V
-40°C to 85°C ambient operating temperature
Available in lead-free (RoHS 6) package
Synthesizes output frequencies from a 16MHz - 40MHz
fundamental mode crystal.
Fractional feedback division is used, so there are no
requirements for any specific crystal frequency to produce the
desired output frequency with a high degree of accuracy.
Applications: PCI Express, Computing, General Purpose
Translates any input clock in the 16MHz - 710MHz frequency
range into any supported output frequency.
This mode has a high PLL loop bandwidth in order to track input
reference changes, such as Spread-Spectrum Clock
modulation, so it will not attenuate much jitter on the input
reference.
Applications: Networking & Communications.
Translates any input clock in the 8kHz –710MHz frequency
range into any supported output frequency.
This mode supports PLL loop bandwidths in the 10Hz - 580Hz
range and makes use of an external crystal to provide
significant jitter attenuation.
2) High-Bandwidth Frequency Translator
3) Low-Bandwidth Frequency Translator
This device provides a factory-programmed default power-up
configuration burned into One-Time Programmable (OTP) memory.
The configuration is specified by the customer and is programmed by
IDT during the final test phase from an on-hand stock of blank
devices.
To implement other configurations, these power-up default settings
can be overwritten after power-up using the I
2
C interface and the
device can be completely reconfigured. However, these settings
would have to be written every time the device powers-up.
Pin Assignment
Q0
nQ0
V
EE
OE0
LOCK_IND
V
EE
V
CCO0
nQ1
V
CCO1
V
EE
nc
V
CC
S_AO
S_A1
Reserved
nc
SCLK
SDATA
V
CC
PLL_BYPASS
nc
CLK_ACTIVE
V
EE
LF0
LF1
V
EE
V
EE
nc
V
CCA
HOLDOVER
CLK0BAD
CLK1BAD
XTALBAD
36 35 34 33 32 31 30
29 28 27 26 25
37
24
38
23
39
22
IDT8T49N222I
40
21
48 Lead VFQFN
20
41
7.0mm x 7.0mm x 0.925mm,
42
19
package body
43
18
NL Package
44
17
Top View
45
16
46
15
47
14
48
13
1 2
3
4 5 6 7
8 9
10 11 12
XTAL_OUT
V
CC
CLK_SEL
CLK0
nCLK0
V
CC
nc
V
EE
V
EE
XTAL_IN
CLK1
nCLK1
IDT8T49N222BNLGI REVISION A MAY 13, 2013
1
©2013 Integrated Device Technology, Inc.
OE1
V
EE
Q1
上本好书 漫画书 电子电路
看漫画就学习啦 62182 62183 62184 62192 本帖最后由 ddllxxrr 于 2011-4-8 17:43 编辑 ]...
ddllxxrr 模拟电子
固態繼電器應用簡介
固態繼電器(Solidstate Relay, SSR)是一種由固態電子元件組成的新型無觸點開關,利用電子元件(如開關三極管、雙向可控矽等半導體元件)的開關特性,達到無觸點、無火花、而能接通和斷開電路的 ......
frozenviolet 测试/测量
体感手套—by 北方
@北方 体感手套 #1-项目介绍 体感手套 #2 IMU传感器数据采集 体感手套 #3 蓝牙透传连接和手机APP测试 体感手套 #4 简单蓝牙连接手机程序测试通过 体感手套 #5 使用A-frame的手机VR演示和 ......
okhxyyo DIY/开源硬件专区
arm2410s平台如何采集一帧图像并压缩成jpeg格式储存
如题 向各位大虾们求助,小弟不胜感激...
zhanggz02111 ARM技术
altera FPGA 下载线
altera FPGA 下载线...
lorant FPGA/CPLD
ST16A示波器原理图
好东西呀 快下载吧...
shamoxue DIY/开源硬件专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1277  1987  2475  2919  1515  16  11  18  13  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved