电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PN060-Z2VQ100I

产品描述FPGA - Field Programmable Gate Array 60K System Gates ProASIC3 nano
产品类别可编程逻辑器件    可编程逻辑   
文件大小6MB,共111页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

A3PN060-Z2VQ100I在线购买

供应商 器件名称 价格 最低购买 库存  
A3PN060-Z2VQ100I - - 点击查看 点击购买

A3PN060-Z2VQ100I概述

FPGA - Field Programmable Gate Array 60K System Gates ProASIC3 nano

A3PN060-Z2VQ100I规格参数

参数名称属性值
是否Rohs认证不符合
包装说明14 X 14 MM, 1.20 MM HEIGHT, 0.50 MM PITCH, VQFP-100
Reach Compliance Codecompliant
JESD-30 代码S-PQFP-G100
JESD-609代码e0
长度14 mm
湿度敏感等级3
可配置逻辑块数量1536
等效关口数量60000
输入次数71
逻辑单元数量1536
输出次数71
端子数量100
最高工作温度85 °C
最低工作温度-40 °C
组织1536 CLBS, 60000 GATES
封装主体材料PLASTIC/EPOXY
封装代码TFQFP
封装等效代码TQFP100,.63SQ
封装形状SQUARE
封装形式FLATPACK, THIN PROFILE, FINE PITCH
峰值回流温度(摄氏度)225
电源1.5,1.5/3.3 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
Revision 12
DS0111
ProASIC3 nano Flash FPGAs
Features and Benefits
Wide Range of Features
• 10 k to 250 k System Gates
• Up to 36 kbits of True Dual-Port SRAM
• Up to 71 User I/Os
Advanced I/Os
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• I/O Registers on Input, Output, and Enable Paths
• Selectable Schmitt Trigger Inputs
• Hot-Swappable and Cold-Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Up to Six CCC Blocks, One with an Integrated PLL
• Configurable Phase Shift, Multiply/Divide, Delay
Capabilities and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
Designed to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
Low Power
nano Products
1.5 V Core Voltage for Low Power
Support for 1.5 V-Only Systems
Low-Impedance Flash Switches
ProASIC
®
3
Embedded Memory
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18 organization)
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
Enhanced Commercial Temperature Range
• T
j
= –20°C to +85°C
Table 1 • ProASIC3 nano Devices
ProASIC3 nano Devices
ProASIC3 nano-Z Devices
1
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
2
4,608-Bit Blocks
2
A3PN010
10,000
86
260
1
A3PN015
1
A3PN020
15,000
128
384
1
4
3
49
QN68
20,000
172
520
1
4
3
49
52
QN68
30,000
256
768
1
6
2
77
83
QN48, QN68
VQ100
A3PN060
60,000
512
1,536
18
4
1
Yes
1
18
2
71
71
A3PN125
125,000
1,024
3,072
36
8
1
Yes
1
18
2
71
71
A3PN250
A3N250Z
1
250,000
2,048
6,144
36
8
1
Yes
1
18
4
68
68
A3PN030Z
1,2
A3PN060Z
1
A3PN125Z
1
FlashROM Kbits
Secure (AES) ISP
VersaNet Globals
I/O Banks
Maximum User I/Os (packaged device)
Maximum User I/Os (Known Good Die)
Package Pins
QFN
VQFP
2
2
4
2
34
34
QN48
Integrated PLL in CCCs
VQ100
VQ100
VQ100
Notes:
1. Not recommended for new designs. Few devices/packages are obsoleted. For more information on obsoleted devices/packages, refer
to the
PDN 1503 - IGLOO nano Z and ProASIC3 nano Z Families.
2. A3PN030Z and smaller devices do not support this feature.
3. For higher densities and support of additional features, refer to the
DS0097: ProASIC3 Family Flash FPGAs Datasheet
and
DS0098:
ProASIC3E Flash Family FPGAs Datasheet.
† A3PN030 and smaller devices do not support this feature.
September 2015
© 2015 Microsemi Corporation
I
TI BLE CC2541的I2C主模式
由于要写TM1680, 写命令跟写数据, 所以需要使用CC2541的I2C, 2541是有硬件I2C的. tm1680.c: #include "tm1680.h" //TM1680是先发送配置, 然后发送数据. void masterConfig(void); ......
fish001 无线连接
变频器的电机辨识
怎样做MM4 的电机辨识?如何判断装置识别电机的效果?要注意以下几点:   做快速调试时,一定要遵循手册给出的引导流程进行,特别是电机铭牌数据必须要准确输入。如果电机的铭牌数据输入有误 ......
wdxyx 工业自动化与控制
啃一口黑苹果
本帖最后由 574433742 于 2016-3-28 09:21 编辑 此帖不是教程,只是简要的分享一下黑苹果安装过程。 234658 生命在于折腾 :) 工具:DiskGenius 、硬盘助手、Kext Wizar ......
574433742 聊聊、笑笑、闹闹
FPGA设计指南:器件、工具和流程.pdf
今天生日,发个资料:):):)...
白丁 FPGA/CPLD
关于液晶的显示的问题
#include #define uint unsigned int #define uchar unsigned char sbit lcdrs=P1^0; sbit lcdrw=P1^1; sbit lcden=P1^2; void delay(uint z) { uint x,y; for(x=z;x>0;x--) for ......
liufengjing9 51单片机
求助,用过MAX1898电源管理芯片的大侠进
如图我用单片机和此芯片连接作了个充电器。,CT和RESTRT之间的电容,是100nf,根据数据手册的公式其充电时间是最多3小时,但是我接上电池1小时后,LED就开始闪烁了。手册给出了四种情况,我的就属 ......
zxpla 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1367  1731  1260  1205  429  47  34  18  58  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved