电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8N3Q001FG-0033CDI8

产品描述Programmable Oscillators
产品类别无源元件   
文件大小170KB,共21页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

8N3Q001FG-0033CDI8在线购买

供应商 器件名称 价格 最低购买 库存  
8N3Q001FG-0033CDI8 - - 点击查看 点击购买

8N3Q001FG-0033CDI8概述

Programmable Oscillators

8N3Q001FG-0033CDI8规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT(艾迪悌)
产品种类
Product Category
Programmable Oscillators
产品
Product
XO
NumOfPackaging1

文档预览

下载PDF文档
Quad-Frequency Programmable XO IDT8N3Q001 REV G
DATA SHEET
General Description
The IDT8N3Q001 is a Quad-Frequency Programmable Clock
Oscillator with very flexible frequency programming capabilities. The
device uses IDT’s fourth generation FemtoClock® NG technology for
an optimum of high clock frequency and low phase noise
performance. The device accepts 2.5V or 3.3V supply and is
packaged in a small, lead-free (RoHS 6) 10-lead Ceramic 5mm x
7mm x 1.55mm package.
Besides the four default power-up frequencies set by the FSEL0 and
FSEL1 pins, the IDT8N3Q001 can be programmed via the I
2
C
interface to output clock frequencies between 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz to a very high degree of
precision with a frequency step size of 435.9Hz ÷
N
(N is the PLL
output divider). Since the FSEL0 and FSEL1 pins are mapped to 4
independent PLL M and N divider registers (P, MINT, MFRAC and N),
reprogramming those registers to other frequencies under control of
FSEL0 and FSEL1 is supported. The extended temperature range
supports wireless infrastructure, telecommunication and networking
end equipment requirements.
Features
Fourth generation FemtoClock® NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Four power-up default frequencies (see part number order
codes), re-programmable by I
2
C
I
2
C programming interface for the output clock frequency and
internal PLL control registers
Frequency programming resolution is 435.9Hz ÷N
One 2.5V, 3.3V LVPECL clock output
Two control inputs for the power-up default frequency
LVCMOS/LVTTL compatible control inputs
RMS phase jitter @ 156.25MHz (12kHz - 20MHz): 0.244ps
(typical), integer PLL feedback configuration
RMS phase jitter @ 156.25MHz (1kHz - 40MHz): 0.265ps
(typical), integer PLL feedback configuration
Full 2.5V or 3.3V supply modes
-40°C to 85°C ambient operating temperature
Available in Lead-free (RoHS 6) package
Block Diagram
OSC
f
XTAL
÷MINT,
MFRAC
2
25
FSEL1
FSEL0
SCLK
SDATA
OE
Pulldown
Pulldown
Pullup
Pullup
Pullup
Pin Assignment
÷P
PFD
&
LPF
FemtoClock® NG
VCO
1950-2600MHz
÷N
Q
nQ
DNU 1
OE 2
V
EE
3
FSEL0 4
FSEL1 5
10 SCLK
9 SDATA
8 V
CC
7 nQ
6 Q
7
Configuration Register (ROM)
(Frequency, APR, Polarity)
I
2
C Control
IDT8N3Q001
10-lead Ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N3Q001GCD REVISION A
MARCH 6, 2012
1
©2012 Integrated Device Technology, Inc.
嵌入式C编程语言入门与深入
希望能为你所用哦:)...
wangdj1107 ARM技术
用Keil编写C编译的时候出错,也没有各种错误对应的中文解释
每一个错误类型都是有一个代码,后面就是一段洋鬼子的英文,也没有人将这些东西翻译成了我们伟大的汉语, 有之,告诉在下一个下载地址。...
yuzejun2321 嵌入式系统
新人求CCS软件资源
听说CCS3.3不能够在win7的64位中使用,请问各位大虾能否分享能够在win7中使用的CCS资源给小滴~:loveliness: ...
至知海豚 DSP 与 ARM 处理器
求救!!用EVC创建的MFC对话框程序选择PB5编译导出的SDK出现cannot open include file 'afxres.h'.
用EVC创建的MFC对话框程序选择PB5编译导出的SDK出现cannot open include file 'afxres.h'. 而使用EVC自带SDK却不会出错,请高手帮助...
狂简 嵌入式系统
【视频】ENEA Software Offering for SoC
http://v.youku.com/v_show/id_XNjAyODA0MzQw.html" ...
chenzhufly FPGA/CPLD
2013材料清单出来了,讨论一下
本帖最后由 paulhyde 于 2014-9-15 03:38 编辑 2013年全国大学生电子设计竞赛基本仪器和主要元器件清单1. 基本仪器清单60MHz双通道数字示波器100MHz双通道数字示波器低频信号发生器(1Hz~1MHz ......
huo_hu 电子竞赛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2293  2549  2701  2325  2010  45  16  13  14  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved