电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74SSTVF16859NL

产品描述13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
文件大小63KB,共7页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 选型对比 全文预览

IDT74SSTVF16859NL概述

13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O

IDT74SSTVF16859NL文档预览

IDT74SSTVF16859
13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
13-BIT TO 26-BIT REGISTERED
BUFFER WITH SSTL I/O
IDT74SSTVF16859
FEATURES:
1:2 register buffer
Meets or exceeds JEDEC standard SSTVF16859
2.3V to 2.7V Operation for PC1600, PC2100, and PC2700
2.5V to 2.7V Operation for PC3200
SSTL_2 Class I style data inputs/outputs
Differential CLK input
RESET
control compatible with LVCMOS levels
Latch-up performance exceeds 100mA
ESD >2000V per MIL-STD-883, Method 3015; >200V using
machine model (C = 200pF, R = 0)
• Available in 56 pin VFQFPN and 64 pin TSSOP packages
The SSTVF16859 is a 13-bit to 26-bit registered buffer designed for
2.3V-2.7V V
DD
for PC1600 - PC2700 and 2.5V-2.7V V
DD
for PC3200, and
supports low standby operation. All data inputs and outputs are SSTL_2
level compatible with JEDEC standard for SSTL_2.
RESET
is an LVCMOS input since it must operate predictably during the
power-up phase.
RESET,
which can be operated independent of CLK and
CLK,
must be held in the low state during power-up in order to ensure
predictable outputs (low state) before a stable clock has been applied.
RESET,
when in the low state, will disable all input receivers, reset all
registers, and force all outputs to a low state, before a stable clock has been
applied. With inputs held low and a stable clock applied, outputs will remain
low during the Low-to-High transition of
RESET.
DESCRIPTION:
APPLICATIONS:
• Along with CSPT857C, Zero Delay PLL Clock buffer, provides
complete solution for DDR1 DIMMs
FUNCTIONAL BLOCK DIAGRAM
51
RESET
CLK
CLK
48
49
V
REF
D
1
45
35
1D
C1
R
32
Q
1B
16
Q
1A
TO 12 OTHER CHANNELS
COMMERCIAL TEMPERATURE RANGE
1
c
2003 Integrated Device Technology, Inc.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
AUGUST 2003
DSC-6194/13
IDT74SSTVF16859
13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
PIN CONFIGURATIONS
Q
13A
V
DDQ
V
DDQ
GND
Q
13A
V
DDQ
Q
10A
Q
11A
Q
12A
56 Q
8A
V
DD
Q
9A
D
13
D
12
43 D
11
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
V
DDQ
GND
D
13
D
12
V
DD
V
DDQ
GND
D
11
D
10
D
9
GND
D
8
D
7
RESET
GND
CLK
CLK
V
DDQ
V
DD
V
REF
D
6
GND
D
5
D
4
D
3
GND
V
DDQ
V
DD
D
2
D
1
GND
V
DDQ
Q
12A
Q
11A
Q
10A
Q
9A
Q
7A
Q
6A
Q
5A
Q
4A
Q
3A
Q
2A
Q
1A
Q
13B
V
DDQ
Q
12B
Q
11B
Q
10B
Q
9B
1
42 D
10
D
9
D
8
D
7
RESET
GND
GND
V
DDQ
GND
Q
8A
Q
7A
Q
6A
Q
5A
Q
4A
Q
3A
Q
2A
GND
Q
1A
Q
13B
V
DDQ
Q
12B
CLK
CLK
V
DDQ
V
DD
V
REF
D
6
D
5
29 D
4
Q
8B
14
Q
7B
15
D
3
28
Q
11B
Q
10B
Q
9B
Q
8B
V
DDQ
V
DDQ
VFQFPN
TOP VIEW
V
DDQ
Q
6B
Q
5B
Q
4B
Q
3B
Q
2B
Q
1B
V
DD
D
1
D
2
Q
7B
Q
6B
GND
V
DDQ
Q
5B
ABSOLUTE MAXIMUM RATINGS
(1)
Symbol
V
DD
or V
DDQ
V
I
(2)
V
O
(3)
I
IK
I
OK
I
O
V
DD
T
STG
Description
Supply Voltage Range
Input Voltage Range
Output Voltage Range
Input Clamp Current, V
I
< 0
Output Clamp Current,
V
O
< 0 or V
O
> V
DDQ
Continuous Output Current,
V
O
= 0 to V
DDQ
Continuous Current through each
V
DD
, V
DDQ
or GND
Storage Temperature Range
–65 to +150
°C
NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause
permanent damage to the device. This is a stress rating only and functional operation
of the device at these or any other conditions above those indicated in the operational
sections of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect reliability.
2. The input and output negative voltage ratings may be exceeded if the ratings of the
I/P and O/P clamp current are observed.
3. The output current will flow if the following conditions are observed:
a) Output in HIGH state
b) V
O
= V
DDQ
Q
4B
Max.
–0.5 to 3.6
–0.5 to V
DD
+0.5
–0.5 to V
DDQ
+0.5
–50
±50
±50
±100
Unit
V
V
V
mA
mA
mA
mA
RESET
H
H
H
L
Q
3B
Q
2B
Q
1B
TSSOP
TOP VIEW
FUNCTION TABLE
(1)
Input
CLK
L or H
X
CLK
L or H
X
D
L
H
X
X
Q Outputs
L
H
Qo
(2)
L
NOTES:
1. H = HIGH Voltage Level
L = LOW Voltage Level
X = Don’t Care
= LOW to HIGH
= HIGH to LOW
2. Qo = Output level before the indicated steady-state conditions were established.
2
IDT74SSTVF16859
13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
PIN DESCRIPTION
Pin Names
Q
1
- Q
13
GND
V
DDQ
V
DD
RESET
V
REF
CLK
CLK
D
1
- D
13
Center PAD
Description
Data Output
Ground
Output-stage drain power voltage
Logic power voltage
Asynchronous reset input - resets registers and disables data and clock differential input recievers
Input reference voltage
Positive master clock input
Negative master clock input
Data Input - clocked in on the crossing of the rising edge of CLK and the falling edge of
CLK
Ground (MLF package only)
DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE FOR PC1600 -
PC2700
Following Conditions Apply Unless Otherwise Specified:
Operating Condition: T
A
= 0°C to +70°C, V
DD
= 2.5V ±0.2V, V
DDQ
= 2.5V ±0.2V
Symbol
V
IK
V
OH
V
OL
I
I
I
DD
All Inputs
Static Standby
Static Operating
Dynamic Operating (Clock Only)
I
DDD
Dynamic Operating
(Per Each Data Input)
(1)
Data Inputs
C
I
CLK and
CLK
RESET
Parameter
Control Inputs
Test Conditions
V
DD
= 2.3V, I
I
=
−18mA
V
DD
= 2.3V to 2.7V, I
OH
= -100µA
V
DD
= 2.3V, I
OH
= -8mA
V
DD
= 2.3V to 2.7V, I
OL
= 100µA
V
DD
= 2.3V, I
OL
= 8mA
V
DD
= 2.7V,VI = V
DD
or GND
I
O
= 0, V
DD
= 2.7V,
RESET
= GND
I
O
= 0, V
DD
= 2.7V,
RESET
= V
DD
, V
I
= V
IH (AC)
or V
IL (AC)
I
O
= 0, V
DD
= 2.7V,
RESET
= V
DD
, V
I
= V
IH (AC)
or V
IL (AC)
,
CLK and
CLK
Switching 50% Duty Cycle.
I
O
= 0, V
DD
= 2.7V,
RESET
= V
DD
, V
I
= V
IH (AC)
or V
IL (AC)
,
CLK and
CLK
Switching 50% Duty Cycle. One Data Input
Switching at Half Clock Frequency, 50% Duty Cycle.
V
DD
= 2.5V, V
I
= V
REF
±
310mV
V
ICR
= 1.25V, V
I (PP)
= 360mV
V
I
= V
DD
or GND
2
2
2
3
3
3
pF
43
Min.
V
DD
– 0.2
1.95
Typ.
6
Max.
–1.2
0.2
0.35
±5
0.01
20
µA/Clock
MHz
µA/Clock
MHz/Data
Input
µA
mA
V
Unit
V
V
NOTE:
1. Power dissipation levels will allow operation at DDR333 speeds without excessive die temperature.
3
IDT74SSTVF16859
13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE FOR PC3200
Following Conditions Apply Unless Otherwise Specified:
Operating Condition: T
A
= 0°C to +70°C, V
DD
= 2.6V ±0.1V, V
DDQ
= 2.6V ±0.1V
Symbol
V
IK
V
OH
V
OL
I
I
I
DD
All Inputs
Static Standby
Static Operating
Dynamic Operating (Clock Only)
I
DDD
Dynamic Operating
(Per Each Data Input)
Data Inputs
C
I
CLK and
CLK
RESET
(1)
Parameter
Control Inputs
Test Conditions
V
DD
= 2.5V, I
I
=
−18mA
V
DD
= 2.5V to 2.7V, I
OH
= -100µA
V
DD
= 2.5V, I
OH
= -8mA
V
DD
= 2.5V to 2.7V, I
OL
= 100µA
V
DD
= 2.5V, I
OL
= 8mA
V
DD
= 2.7V,VI = V
DD
or GND
I
O
= 0, V
DD
= 2.7V,
RESET
= GND
I
O
= 0, V
DD
= 2.7V,
RESET
= V
DD
, V
I
= V
IH (AC)
or V
IL (AC)
I
O
= 0, V
DD
= 2.7V,
RESET
= V
DD
, V
I
= V
IH (AC)
or V
IL (AC)
,
CLK and
CLK
Switching 50% Duty Cycle.
I
O
= 0, V
DD
= 2.7V,
RESET
= V
DD
, V
I
= V
IH (AC)
or V
IL (AC)
,
CLK and
CLK
Switching 50% Duty Cycle. One Data Input
Switching at Half Clock Frequency, 50% Duty Cycle.
V
DD
= 2.6V, V
I
= V
REF
±
310mV
V
ICR
= 1.3V, V
I (PP)
= 360mV
V
I
= V
DD
or GND
Min.
V
DD
– 0.2
1.95
Typ.
6
43
Max.
–1.2
0.2
0.35
±5
0.01
20
Unit
V
V
V
µA
mA
µA/Clock
MHz
µA/Clock
MHz/Data
Input
2
2
2
3
3
3
pF
NOTE:
1. Power dissipation levels will allow operation at DDR400 speeds without excessive die temperature.
OPERATING CHARACTERISTICS, T
A
= 25ºC
(1)
Symbol
V
DD
V
DDQ
V
REF
V
TT
V
I
V
IH
V
IL
V
IH
V
IL
V
IH
V
IL
V
ICR
V
I (PP)
I
OH
I
OL
T
A
NOTE:
1.
The
RESET
input of the device must be held at V
DD
or GND to ensure proper device operation.
Parameter
Supply Voltage
Output Supply Voltage
Reference Voltage (V
REF
= V
DDQ
/2)
Termination Voltage
Input Voltage
AC High-Level Input Voltage
AC Low-Level Input Voltage
DC High-Level Input Voltage
DC Low-Level Input Voltage
High-Level Input Voltage
Low-Level Input Voltage
Common-Mode Input Range
Peak-to-Peak Input Voltage
High-Level Output Current
Low-Level Output Current
Operating Free-Air Temperature
Data Inputs
Data Inputs
Data Inputs
Data Inputs
RESET
RESET
CLK,
CLK
CLK,
CLK
PC1600-PC2700
PC3200
PC1600-PC2700
PC3200
Min.
V
DDQ
2.3
2.5
1.15
1.25
V
REF
– 40mV
0
V
REF
+ 310mV
V
REF
+ 150mV
1.7
0.97
360
0
Typ.
(1)
2.5
2.6
1.25
1.3
V
REF
Max.
2.7
2.7
2.7
1.35
1.35
V
REF
+ 40mV
V
DD
V
REF
– 310mV
V
REF
– 150mV
0.7
1.53
– 16
16
+70
Unit
V
V
V
V
V
V
V
V
V
V
V
V
mV
mA
°C
4
IDT74SSTVF16859
13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
TIMING REQUIREMENTS OVER RECOMMENDED OPERATING FREE-AIR
TEMPERATURE RANGE
PC1600 - PC2700
Symbol
CLOCK
PC3200
Min.
2.5
0.65
0.75
0.65
0.8
Max.
220
22
22
Unit
MHz
ns
ns
ns
ns
ns
ns
ns
Parameter
Clock Frequency
Pulse Duration, CLK,
CLK
HIGH or LOW
Differential Inputs Active Time
(1)
Differential Inputs Inactive Time
(2)
Setup Time, Fast Slew Rate
(3, 5)
Setup Time, Slow Slew Rate
(4, 5)
Hold Time, Fast Slew Rate
(3,5)
Hold Time, Slow Slew Rate
(2,5)
Min.
2.5
Data Before CLK↑, CLK↓
Data Before CLK↑, CLK
0.65
0.75
0.75
0.9
Max.
200
22
22
tw
t
ACT
t
INACT
t
SU
t
H
NOTES:
1. Data inputs must be low a minimum time of t
ACT
max., after
RESET
is taken HIGH.
2. Data and clock inputs must be held at valid levels (not floating) a minimum time of t
INACT
max., after
RESET
is taken LOW.
3. For data signal input slew rate is
≥1V/ns.
4. For data signal input slew rate is
≥0.5V/ns
and <1V/ns.
5. CLK,
CLK
signal input slew rates are
≥1V/ns.
SWITCHING CHARACTERISTICS OVER RECOMMENDED FREE-AIR OPERATING
RANGE (UNLESS OTHERWISE NOTED)
PC1600 - PC2700
Symbol
f
MAX
t
PDM
t
PDMSS
t
PHL
Parameter
CLK and
CLK
to Q
CLK and
CLK
to Q (simultaneous switching)
RESET
to Q
Min.
200
1.1
Max.
2.6
2.9
5
Min.
220
1.1
PC3200
Max.
2.4
2.68
5
Unit
MHz
ns
ns
ns
5

IDT74SSTVF16859NL相似产品对比

IDT74SSTVF16859NL IDT74SSTVF16859 IDT74SSTVF16859PAG IDT74SSTVF16859PA IDT74SSTVF16859NLG
描述 13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O 13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O 13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O 13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O 13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
拉拉这只迷途的小羔羊!!在此谢了!@!
各位前辈 ,我是一个迷途的小羔羊,现在大二(网络工程专业),我想把嵌入式定为自己的职业方向 但是我也不知道现在该做些什么?有没有那位前辈,告诉我一下 我现在该做什么呢?(比如该看什么 ......
崔明义 嵌入式系统
低功耗液晶显示屏的选取
我是一名本科生,最近在用MSP430单片机做一个低功耗应用的比赛,系统的功耗要求到mW级别,所以显示器的选取很关键。 系统中只要求对测量值进行进行数字显示,所以我最初选用的是带HT ......
RONDO7174 微控制器 MCU
U盘IAP跳转APP异常
本帖最后由 shipeng 于 2019-5-15 18:48 编辑 最近使用STM32F429的USB_OTG_FS做了一个BOOTLOADER可通过USB(PA11,PA12)读取U盘中的文件或者UART二选一更新APP。UART升级一切正常,唯有USB升级 ......
shipeng stm32/stm8
初学单片机的弥漫!!!!
条件: 1、两台电脑 2、自认C语言还是可以的(现在用C#) 3、一些单片机的视频教程(网上找的) 4、打算投入一个月的工资(5千左右) 5、电子方面的知识基本是>=0 弥漫: 1、学单片 ......
krg_07 嵌入式系统
克服技术挑战,Vicor为现代铁路应用设计电源系统
活动详情>>Vicor为现代铁路应用设计电源系统 随着车载系统日益复杂、需要提高能源效率而且任何设备都必须能够承受机车车辆遇到的恶虐环境,铁路应用给电源工程师带來了挑战。铁路系统不仅必 ......
EEWORLD社区 电源技术
请教“quartus ii 14.1如何例化PLL”
现在在用quartus ii 14.1,5CEFA2F23I7的片子,在使用软件自带的PLL时,不知如何例化PLL,这个跟以前的版本不一样了...
fllfqj FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 878  1784  1051  707  2588  30  8  50  1  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved