电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1362C-250AJXCT

产品描述SRAM 512Kx18 3.3V COM Sync PL 1CD SRAM
产品类别存储   
文件大小916KB,共38页
制造商Cypress(赛普拉斯)
下载文档 详细参数 选型对比 全文预览

CY7C1362C-250AJXCT在线购买

供应商 器件名称 价格 最低购买 库存  
CY7C1362C-250AJXCT - - 点击查看 点击购买

CY7C1362C-250AJXCT概述

SRAM 512Kx18 3.3V COM Sync PL 1CD SRAM

CY7C1362C-250AJXCT规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Cypress(赛普拉斯)
产品种类
Product Category
SRAM
RoHSDetails
Memory Size9 Mbit
Organization512 k x 18
Access Time2.8 ns
Maximum Clock Frequency250 MHz
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
3.135 V
Supply Current - Max250 mA
最小工作温度
Minimum Operating Temperature
0 C
最大工作温度
Maximum Operating Temperature
+ 70 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
TQFP-100
数据速率
Data Rate
SDR
Memory TypeSDR
类型
Type
Synchronous
Number of Ports2
NumOfPackaging1
工厂包装数量
Factory Pack Quantity
72
单位重量
Unit Weight
0.023175 oz

文档预览

下载PDF文档
CY7C1360C
CY7C1362C
9-Mbit (256K × 36/512K × 18)
Pipelined SRAM
9-Mbit (256K × 36/512K × 18) Pipelined SRAM
Features
Functional Description
The CY7C1360C/CY7C1362C SRAM integrates 256K × 36 and
512K × 18 SRAM cells with advanced synchronous peripheral
circuitry and a two-bit counter for internal burst operation. All
synchronous inputs are gated by registers controlled by a
positive-edge-triggered clock input (CLK). The synchronous
inputs include all addresses, all data inputs, address-pipelining
chip enable (CE
1
), depth-expansion chip enables (CE
2
and
CE
3[1]
), burst control inputs (ADSC, ADSP, and ADV), write
enables (BW
X
, and BWE), and global write (GW). Asynchronous
inputs include the output enable (OE) and the ZZ pin.
Addresses and chip enables are registered at the rising edge of
clock when either address strobe processor (ADSP) or address
strobe controller (ADSC) are active. Subsequent burst
addresses can be internally generated as controlled by the
advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate a self-timed write cycle.This part supports byte write
operations (see
Pin Definitions on page 8
and
Truth Table on
page 11
for further details). Write cycles can be one to two or four
bytes wide as controlled by the byte write control inputs. GW
when active LOW causes all bytes to be written.
The CY7C1360C/CY7C1362C operate from a +3.3 V core power
supply while all outputs may operate with either a +2.5 or +3.3 V
supply. All inputs and outputs are JEDEC-standard
JESD8-5-compatible.
For a complete list of related documentation, click
here.
Supports bus operation up to 200 MHz
Available speed grades: 200 MHz, and 166 MHz
Registered inputs and outputs for pipelined operation
3.3 V core power supply (V
DD
)
2.5 V/3.3 V I/O operation (V
DDQ
)
Fast clock-to-output times
3.0 ns (for 200 MHz device)
Provide high performance 3-1-1-1 access rate
User selectable burst counter supporting Intel
Pentium
®
interleaved or linear burst sequences
Separate processor and controller address strobes
Synchronous self-timed writes
Asynchronous output enable
Single cycle chip deselect
Available in Pb-free 100-pin TQFP package, non Pb-free
119-ball BGA package, and 165-ball FBGA package
TQFP available with 3-chip enable and 2-chip enable
IEEE 1149.1 JTAG-compatible boundary scan
Selection Guide
Description
Maximum access time
Maximum operating current
Maximum CMOS standby current
200 MHz
3.0
220
40
166 MHz
3.5
180
40
Unit
ns
mA
mA
Note
1. CE
3
is for A version of TQFP (3 Chip Enable option) and 165-ball FBGA package only. 119-ball BGA is offered only in 2 Chip Enable.
Cypress Semiconductor Corporation
Document Number: 38-05540 Rev. *S
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised January 11, 2018

CY7C1362C-250AJXCT相似产品对比

CY7C1362C-250AJXCT N954-03-1K58-DB CY7C1360C-166AXCT
描述 SRAM 512Kx18 3.3V COM Sync PL 1CD SRAM Array/Network Resistor, Bussed, Thin Film, 0.1W, 1580ohm, 50V, 0.5% +/-Tol, -25,25ppm/Cel, 2021, SRAM 9Mb 166Mhz 256K x 36 Pipelined SRAM
Product Attribute Attribute Value - Attribute Value
制造商
Manufacturer
Cypress(赛普拉斯) - Cypress(赛普拉斯)
产品种类
Product Category
SRAM - SRAM
RoHS Details - Details
Memory Size 9 Mbit - 9 Mbit
Organization 512 k x 18 - 256 k x 36
Access Time 2.8 ns - 3.5 ns
Maximum Clock Frequency 250 MHz - 166 MHz
接口类型
Interface Type
Parallel - Parallel
电源电压-最大
Supply Voltage - Max
3.6 V - 3.6 V
电源电压-最小
Supply Voltage - Min
3.135 V - 3.135 V
Supply Current - Max 250 mA - 180 mA
最小工作温度
Minimum Operating Temperature
0 C - 0 C
最大工作温度
Maximum Operating Temperature
+ 70 C - + 70 C
安装风格
Mounting Style
SMD/SMT - SMD/SMT
封装 / 箱体
Package / Case
TQFP-100 - TQFP-100
数据速率
Data Rate
SDR - SDR
Memory Type SDR - SDR
类型
Type
Synchronous - Synchronous
Number of Ports 2 - 4
工厂包装数量
Factory Pack Quantity
72 - 750
单位重量
Unit Weight
0.023175 oz - 0.023175 oz
那些年我们一起玩单片机------让我很感动的一篇博文
那些年我们一起玩单片机------让我很感动的一篇博文梦想这东西和经典一样,永远不会因为时间而褪色,反而更显珍贵! ----献给所有有梦想的人http://player.youku.com/player ......
youki12345 工作这点儿事
Wince 如何绘制透明的背景图
Wince下如何绘制透明的背景图,考虑平台的移植性,不是在PPC上,不能用vOIImage, 我使用SetPixel一个一个点边判断边画的,速度非常的慢, 请问高手有什么办法没?...
zdyjilin 嵌入式系统
一种基于DSP的PMSM转子位置及速度估计新方法
一种基于DSP的PMSM转子位置及速度估计新方法...
安_然 微控制器 MCU
磁钢速度传感器设计 nvfeb
有木有人有这方面的设计资料啊 拜托了...
wsndgnhbxx 传感器
MSP430G2553 硬件I2C 为什么SCL拉这么长?
MSP430G2553 硬件I2C 为什么SCL拉这么长? ...
njwzwang 微控制器 MCU
wifi 里面模块里面所说的firmware是指什么?
是不是wifi通过内置rom 引导以后,要由host 给他download 一个firmware,这个firmware是适合于他那个ISA的无线协议栈的执行代码?...
zlin 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 983  659  1816  478  1980  45  7  40  1  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved