电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS42RM32100C-6BLI

产品描述DRAM 32M, 2.5V, Mobile SDRAM, 1Mx32, 166Mhz, 54 ball BGA (8mmx8mm) RoHS, IT
产品类别存储   
文件大小580KB,共33页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 详细参数 全文预览

IS42RM32100C-6BLI在线购买

供应商 器件名称 价格 最低购买 库存  
IS42RM32100C-6BLI - - 点击查看 点击购买

IS42RM32100C-6BLI概述

DRAM 32M, 2.5V, Mobile SDRAM, 1Mx32, 166Mhz, 54 ball BGA (8mmx8mm) RoHS, IT

IS42RM32100C-6BLI规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
ISSI(芯成半导体)
产品种类
Product Category
DRAM
类型
Type
SDRAM Mobile
Data Bus Width32 bit
Organization1 M x 32
封装 / 箱体
Package / Case
BGA-90
Memory Size32 Mbit
Maximum Clock Frequency166 MHz
Access Time5.5 ns
电源电压-最大
Supply Voltage - Max
3 V
电源电压-最小
Supply Voltage - Min
2.3 V
Supply Current - Max60 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
NumOfPackaging1
工作电源电压
Operating Supply Voltage
2.5 V
工厂包装数量
Factory Pack Quantity
348

文档预览

下载PDF文档
IS42SM32100C
IS42RM32100C
IS42VM32100C
512K
x
32Bits
x
2Banks Low Power Synchronous DRAM
Description
These IS42SM/RM/VM32100C are low power 33,554,432 bits CMOS Synchronous DRAM organized as 2 banks of 524,288 words x 32
bits. These products are offering fully synchronous operation and are referenced to a positive edge of the clock. All inputs and outputs
are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve high bandwidth. All input
and output voltage levels are compatible with LVCMOS.
Features
JEDEC standard 3.3V, 2.5V, 1.8V power supply.
• Auto refresh and self refresh.
• All pins are compatible with LVCMOS interface.
• 4K refresh cycle / 64ms.
• Programmable Burst Length and Burst Type.
- 1, 2, 4, 8 or Full Page for Sequential Burst.
- 4 or 8 for Interleave Burst.
• Programmable CAS Latency : 2,3 clocks.
• Programmable Driver Strength Control
- Full Strength or 1/2, 1/4, 1/8 of Full Strength
• Deep Power Down Mode.
• All inputs and outputs referenced to the positive edge of the
system clock.
• Data mask function by DQM.
• Internal dual banks operation.
• Burst Read Single Write operation.
• Special Function Support.
- PASR(Partial Array Self Refresh)
- Auto TCSR(Temperature Compensated Self Refresh)
• Automatic precharge, includes CONCURRENT Auto Precharge
Mode and controlled Precharge.
Copyright © 2010 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its
products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services
described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information
and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or
malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or
effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to
its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Rev. A | Mar. 2011
www.issi.com
- dram@issi.com
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1541  2395  2057  124  2076  32  11  44  16  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved