c. See Reliability Manual for profile. The ChipFET is a leadless package. The end of the lead terminal is exposed copper (not plated) as a result of the singula-
tion process in manufacturing. A solder fillet at the exposed copper tip cannot be guaranteed and is not required to ensure adequate bottom side solder inter-
connection.
d. Rework Conditions: manual soldering with a soldering iron is not recommended for leadless components.
Document Number: 71360
S-21251—Rev. D, 05-Aug-02
www.vishay.com
2-1
Si5465EDC
Vishay Siliconix
SPECIFICATIONS (T
J
= 25_C UNLESS OTHERWISE NOTED)
Parameter
Static
Gate Threshold Voltage
Gate-Body Leakage
Zero Gate Voltage Drain Current
On-State Drain Current
a
V
GS(th)
I
GSS
I
DSS
I
D(on)
V
DS
= V
GS
, I
D
= --1 mA
V
DS
= 0 V, V
GS
=
4.5
V
V
DS
= --9.6 V, V
GS
= 0 V
V
DS
= --9.6 V, V
GS
= 0 V, T
J
= 85_C
V
DS
--5
V, V
GS
= --4.5 V
V
GS
= --4.5 V, I
D
= --5.0 A
Drain-Source On-State Resistance
a
r
DS(on)
V
GS
= --2.5 V, I
D
= --4.5 A
V
GS
= --1.8 V, I
D
= --2 A
Forward Transconductance
a
Diode Forward Voltage
a
g
fs
V
SD
V
DS
= --5 V, I
D
= --5.0 A
I
S
= --1.1 A, V
GS
= 0 V
--20
0.030
0.040
0.052
15
--0.8
--1.2
0.037
0.048
0.065
S
V
Ω
--0.45
1.5
--1
--5
A
mA
V
Symbol
Test Condition
Min
Typ
Max
Unit
Dynamic
b
Total Gate Charge
Gate-Source Charge
Gate-Drain Charge
Turn-On Delay Time
Rise Time
Turn-Off Delay Time
Fall Time
Q
g
Q
gs
Q
gd
t
d(on)
t
r
t
d(off)
t
f
V
DD
= --6 V, R
L
= 6
Ω
I
D
≅
--1 A, V
GEN
= --4.5 V, R
G
= 6
Ω
V
DS
= --6 V, V
GS
= --4.5 V, I
D
= --5.0 A
13.5
2.8
4.5
2.5
5.7
30
21.5
3.5
8.0
40
30
mS
20
nC
Notes
a. Pulse test; pulse width
≤
300
ms,
duty cycle
≤
2%.m
b. Guaranteed by design, not subject to production testing.