电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74HC107PW118

产品描述Flip Flops DUAL J-K W/NEG-EDGE
产品类别半导体    逻辑   
文件大小800KB,共18页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
下载文档 详细参数 全文预览

74HC107PW118在线购买

供应商 器件名称 价格 最低购买 库存  
74HC107PW118 - - 点击查看 点击购买

74HC107PW118概述

Flip Flops DUAL J-K W/NEG-EDGE

74HC107PW118规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
NXP(恩智浦)
产品种类
Product Category
Flip Flops
RoHSDetails
Number of Circuits2
Logic FamilyHC
Logic TypeJ-K Negative Edge Triggered Flip-Flop
PolarityInverting/Non-Inverting
Input TypeSingle-Ended
输出类型
Output Type
Differential
传播延迟时间
Propagation Delay Time
16 ns at 5 V
High Level Output Current- 5.2 mA
Low Level Output Current5.2 mA
电源电压-最小
Supply Voltage - Min
2 V
电源电压-最大
Supply Voltage - Max
6 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 125 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
SOT-402
系列
Packaging
Cut Tape
系列
Packaging
MouseReel
系列
Packaging
Reel
FunctionJK Type
高度
Height
0.95 mm
长度
Length
5.1 mm
Quiescent Current4 uA
宽度
Width
4.5 mm
Number of Channels2
Number of Input Lines2
Number of Output Lines1
NumOfPackaging3
工作电源电压
Operating Supply Voltage
5 V
Reset TypeReset
工厂包装数量
Factory Pack Quantity
2500
单位重量
Unit Weight
0.007549 oz

文档预览

下载PDF文档
74HC107; 74HCT107
Dual JK flip-flop with reset; negative-edge trigger
Rev. 5 — 30 November 2015
Product data sheet
1. General description
The 74HC107; 74HCT107 is a dual negative edge triggered JK flip-flop featuring
individual J and K inputs, clock (CP) and reset (R) inputs and complementary Q and Q
outputs. The reset is an asynchronous active LOW input and operates independently of
the clock input. The J and K inputs control the state changes of the flip-flops as described
in the mode select function table. The J and K inputs must be stable one set-up time prior
to the HIGH-to-LOW clock transition for predictable operation. Inputs include clamp
diodes that enable the use of current limiting resistors to interface inputs to voltages in
excess of V
CC
.
2. Features and benefits
Complies with JEDEC standard no. 7A
Input levels:
The 74HC107: CMOS levels
The 74HCT107: TTL levels
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
Multiple package options
Specified from
40 C
to +85
C
and from
40 C
to +125
C
3. Ordering information
Table 1.
Ordering information
Package
Temperature range
74HC107D
74HCT107D
74HC107DB
74HC107PW
40 C
to +125
C
40 C
to +125
C
SSOP14
TSSOP14
40 C
to +125
C
Name
SO14
Description
plastic small outline package; 14 leads; body width
3.9 mm
plastic shrink small outline package; 14 leads; body
width 5.3 mm
Version
SOT108-1
SOT337-1
Type number
plastic thin shrink small outline package; 14 leads; body SOT402-1
width 4.4 mm

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2506  269  2173  2583  2153  19  41  46  15  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved