电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74SSTVF16857PA

产品描述14-BIT REGISTERED BUFFER WITH SSTL I/O
文件大小52KB,共6页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 选型对比 全文预览

IDT74SSTVF16857PA概述

14-BIT REGISTERED BUFFER WITH SSTL I/O

IDT74SSTVF16857PA文档预览

IDT74SSTVF16857
14-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
14-BIT REGISTERED
BUFFER WITH SSTL I/O
IDT74SSTVF16857
FEATURES:
2.3V to 2.7V Operation
SSTL_2 Class I style data inputs/outputs
Differential CLK input
RESET
control compatible with LVCMOS levels
Flow-through architecture for optimum PCB design
Drive up to equivalent of 14 SDRAM loads
Latch-up performance exceeds 100mA
ESD >2000V per MIL-STD-883, Method 3015; >200V using
machine model (C = 200pF, R = 0)
• Available in TSSOP package
DESCRIPTION:
The SSTVF16857 is a 14-bit registered buffer designed for 2.3V-2.7V
V
DD
and supports low standby operation. All data inputs and outputs are
SSTL_2 level compatible with JEDEC standard for SSTL_2.
RESET
is an LVCMOS input since it must operate predictably during the
power-up phase.
RESET,
which can be operated independent of CLK and
CLK,
must be held in the low state during power-up in order to ensure
predictable outputs (low state) before a stable clock has been applied.
RESET,
when in the low state, will disable all input receivers, reset all
registers, and force all outputs to a low state, before a stable clock has been
applied. With inputs held low and a stable clock applied, outputs will remain
low during the Low-to-High transition of
RESET.
APPLICATIONS:
• Along with CSPT857C, Zero Delay PLL Clock buffer, provides
complete solution for DDR1 DIMMs
FUNCTIONAL BLOCK DIAGRAM
RESET
34
CLK
CLK
38
39
V
REF
D1
35
48
1D
C1
R
1
Q1
TO 13 OTHER CHANNELS
COMMERCIAL TEMPERATURE RANGE
1
c
2003 Integrated Device Technology, Inc.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
JUNE 2003
DSC-6198/7
IDT74SSTVF16857
14-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
PIN CONFIGURATION
Q
1
Q
2
GND
V
DDQ
Q
3
Q
4
Q
5
GND
V
DDQ
Q
6
Q
7
V
DDQ
GND
Q
8
Q
9
V
DDQ
GND
Q
10
Q
11
Q
12
V
DDQ
GND
Q
13
Q
14
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
D
1
D
2
GND
V
DD
D
3
D
4
D
5
D
6
D
7
CLK
CLK
V
DD
GND
ABSOLUTE MAXIMUM RATINGS
(1)
Symbol
V
DD
or V
DDQ
V
I
(2)
(3)
Description
Supply Voltage Range
Input Voltage Range
Output Voltage Range
Input Clamp Current, V
I
< 0
Output Clamp Current,
V
O
< 0 or V
O
> V
DDQ
Continuous Output Current,
V
O
= 0 to V
DDQ
Continuous Current through each
V
DD
, V
DDQ
or GND
Storage Temperature Range
Max.
–0.5 to 3.6
–0.5 to V
DD
+0.5
–0.5 to V
DDQ
+0.5
–50
±50
±50
±100
–65 to +150
Unit
V
V
V
mA
mA
mA
mA
°C
V
O
I
IK
I
OK
I
O
V
DD
T
STG
V
REF
RESET
D
8
D
9
D
10
D
11
D
12
V
DD
GND
D
13
D
14
NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause
permanent damage to the device. This is a stress rating only and functional operation
of the device at these or any other conditions above those indicated in the operational
sections of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect reliability.
2. The input and output negative voltage ratings may be exceeded if the ratings of the
I/P and O/P clamp current are observed.
3. The output current will flow if the following conditions are observed:
a) Output in HIGH state
b) V
O
= V
DDQ
FUNCTION TABLE
(1)
Input
RESET
H
H
H
L
CLK
L or H
X
CLK
L or H
X
D
L
H
X
X
Q Outputs
L
H
Qo
(2)
L
TSSOP
TOP VIEW
NOTES:
1. H = HIGH Voltage Level
L = LOW Voltage Level
X = Don’t Care
= LOW to HIGH
= HIGH to LOW
2. Qo = Output level before the indicated steady-state conditions were established.
2
IDT74SSTVF16857
14-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified:
Operating Condition: T
A
= 0°C to +70°C, V
DD
= 2.5V ±0.2V, V
DDQ
= 2.5V ±0.2V
Symbol
V
IK
V
OH
V
OL
I
I
I
DD
I
DDD
All Inputs
Static Standby
Static Operating
Dynamic Operating (Clock Only)
Dynamic Operating
(Per Each Data Input)
Data Inputs
C
I
CLK and
CLK
RESET
Parameter
Control Inputs
Test Conditions
V
DD
= 2.3V, I
I
=
−18mA
V
DD
= 2.3V to 2.7V, I
OH
= -100µA
V
DD
= 2.3V, I
OH
= -8mA
V
DD
= 2.3V to 2.7V, I
OL
= 100µA
V
DD
= 2.3V, I
OL
= 8mA
V
DD
= 2.7V, VI = V
DD
or GND
I
O
= 0, V
DD
= 2.7V,
RESET
= GND
I
O
= 0, V
DD
= 2.7V,
RESET
= V
DD
, V
I
= V
IH (AC)
or V
IL (AC)
I
O
= 0, V
DD
= 2.7V,
RESET
= V
DD
, V
I
= V
IH (AC)
or V
IL (AC)
,
CLK and
CLK
Switching 50% Duty Cycle.
I
O
= 0, V
DD
= 2.7V,
RESET
= V
DD
, V
I
= V
IH (AC)
or V
IL (AC)
,
CLK and
CLK
Switching 50% Duty Cycle. One Data Input
Switching at Half Clock Frequency, 50% Duty Cycle.
V
DD
= 2.5V, V
I
= V
REF
±
310mV
V
ICR
= 1.25V, V
I (PP)
= 360mV
V
I
= V
DD
or GND
2.5
2.5
3.5
3.5
pF
Min.
V
DD
– 0.2
1.95
Typ.
6
Max.
–1.2
0.2
0.35
±5
0.01
µA/Clock
MHz
µA/Clock
MHz/Data
Input
µA
mA
V
Unit
V
V
OPERATING CHARACTERISTICS, T
A
= 25ºC
(1)
Symbol
V
DD
V
DDQ
V
REF
V
TT
V
I
V
IH
V
IL
V
IH
V
IL
V
IH
V
IL
V
ICR
V
I (PP)
I
OH
I
OL
T
A
Parameter
Supply Voltage
Output Supply Voltage
Reference Voltage (V
REF
= V
DDQ
/2)
Termination Voltage
Input Voltage
AC High-Level Input Voltage
AC Low-Level Input Voltage
DC High-Level Input Voltage
DC Low-Level Input Voltage
High-Level Input Voltage
Low-Level Input Voltage
Common-Mode Input Range
Peak-to-Peak Input Voltage
High-Level Output Current
Low-Level Output Current
Operating Free-Air Temperature
Data Inputs
Data Inputs
Data Inputs
Data Inputs
RESET
RESET
CLK,
CLK
CLK,
CLK
Min.
V
DDQ
2.3
1.15
V
REF
– 40mV
0
V
REF
+ 310mV
V
REF
+ 150mV
1.7
0.97
360
0
Typ.
(1)
2.5
1.25
V
REF
Max.
2.7
2.7
1.35
V
REF
+ 40mV
V
DD
V
REF
– 310mV
V
REF
– 150mV
0.7
1.53
– 20
20
+70
°C
Unit
V
V
V
V
V
V
V
V
V
V
V
V
mV
mA
NOTE:
1. The
RESET
input of the device must be held at V
DD
or GND to ensure proper device operation.
3
IDT74SSTVF16857
14-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
TIMING REQUIREMENTS OVER RECOMMENDED OPERATING FREE-AIR
TEMPERATURE RANGE
V
DD
= 2.5V
±
0.2V
Symbol
CLOCK
Parameter
Clock Frequency
Pulse Duration, CLK,
CLK
HIGH or LOW
Differential Inputs Active Time
(1)
Differential Inputs Inactive Time
(2)
Setup Time, Fast Slew Rate
(3, 5)
Setup Time, Slow Slew Rate
(4, 5)
Min.
2.5
Data Before CLK↑, CLK↓
Data Before CLK↑, CLK
0.75
0.9
0.75
0.9
Max.
200
22
22
Unit
MHz
ns
ns
ns
ns
ns
ns
ns
tw
t
ACT
t
INACT
t
SU
t
N
Hold Time, Fast Slew Rate
(3,5)
Hold Time, Slow Slew Rate
(2,5)
NOTES:
1. Data inputs must be low a minimum time of t
ACT
max., after
RESET
is taken HIGH.
2. Data and clock inputs must be held at valid levels (not floating) a minimum time of t
INACT
max., after
RESET
is taken LOW.
3. For data signal input slew rate is
≥1V/ns.
4. For data signal input slew rate is
≥0.5V/ns
and <1V/ns.
5. CLK,
CLK
signal input slew rates are
≥1V/ns.
SWITCHING CHARACTERISTICS OVER RECOMMENDED FREE-AIR OPERATING
RANGE (UNLESS OTHERWISE NOTED)
V
DD
= 2.5V ± 0.2V
Symbol
f
MAX
t
PD
t
PHL
Parameter
CLK and
CLK
to Q
RESET
to Q
Min
200
1.1
Max.
2.8
5
Unit
MHz
ns
ns
4
IDT74SSTVF16857
14-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
TEST CIRCUITS AND WAVEFORMS (V
DD
= 2.5V ± 0.2V)
V
TT
R
L
= 50Ω
From Output
Under Test
Test Point
C
L
= 30 pF
(see note 1)
Load Circuit
LVCMOS
RESET
Input
t
INACT
I
DD
(see note 2)
V
DD
V
DD
/2
V
DD
/2
t
ACT
10%
90%
0V
Timing
Input
t
PLH
Output
V
ICR
V
ICR
t
PHL
V
I(PP)
V
OH
V
TT
V
TT
V
OL
Voltage and Current Waveforms
Inputs Active and Inactive Times
Voltage Waveforms - Propagation Delay Times
LVCMOS
RESET
Input
t
W
V
IH
Input
V
REF
V
REF
Output
V
IL
V
IH
V
DD
/2
V
IL
t
PHL
V
OH
V
TT
V
OL
Voltage Waveforms - Pulse Duration
Voltage Waveforms - Propagation Delay Times
Timing
Input
t
SU
Input
V
REF
V
ICR
V
I(PP)
t
N
V
IH
V
REF
V
IL
Voltage Waveforms - Setup and Hold Times
NOTES:
1. C
L
includes probe and jig capacitance.
2. I
DD
tested with clock and data inputs held at V
DD
or GND, and I
O
= 0mA.
3. All input pulses are supplied by generators having the following characteristics: PRR
≤10MHz,
Z
O
= 50Ω, input slew rate = 1 V/ns ±20% (unless otherwise specified).
4. The outputs are measured one at a time with one transition per measurement.
5. V
TT
= V
REF
= V
DDQ
/2
6. V
IH
= V
REF
+ 310mV (AC voltage levels) for differential inputs. V
IH
= V
DD
for LVCMOS input.
7. V
IL
= V
REF
- 310mV (AC voltage levels) for differential inputs. V
IL
= GND for LVCMOS input.
8. t
PLH
and t
PHL
are the same as t
PD
.
5

IDT74SSTVF16857PA相似产品对比

IDT74SSTVF16857PA IDT74SSTVF16857 IDT74SSTVF16857PAG
描述 14-BIT REGISTERED BUFFER WITH SSTL I/O 14-BIT REGISTERED BUFFER WITH SSTL I/O 14-BIT REGISTERED BUFFER WITH SSTL I/O
出售一块闲置arm开发板:TQ2440开发板 3.5寸LCD套装
产品概述 该套装包含TQ2440开发板,全新3.5寸数字触摸屏 S3C2440是三星公司推出的一款功能强大,功耗极低的ARM9嵌入式CPU,应用范围非常广泛。TQ2440开发板我司基于三星公司S3C2440的公版 ......
wlzeagle 淘e淘
基于NXP-KW41Z的电子标签-版本A
(1)作品名称:——基于KW41Z的电子标签—— (2)作品实现功能说明: 2.1 电子标签是无线连接的货柜标签,直接粘贴在需要显示标签的位置,通过手机APP用蓝牙连接该标签并更换标签内容, ......
fyaocn NXP MCU
TMS320F2806 CAN通信问题
请教一下:我的F2806板子用仿真器仿真的时候,CAN通信正常,但是把程序下载到Flash中之后,再用CAN通信分析仪查看接收数据,分析仪绝大部分时间只接收到错误帧,少数时候通信正常,两个程序只有 ......
cjl_1007 微控制器 MCU
RHC zigbee无线井下定位系统应用方案
RHC zigbee无线井下定位系统应用方案 随着国家对煤矿等矿业安全日益重视,监管力度不断加强,大中型煤矿和众多乡镇小煤矿均已大量装备了煤矿安全监控系统,有效遏制了重大瓦斯爆炸事故的发 ......
xarhc 无线连接
TI Sitara AM335x系统之电源
AM335x是低功耗的处理器,而且有上电时序和下电时序的要求,所以这个处理器的供电比较复杂, 需要几路电源的要求。官方推荐的电源管理芯片是TPS65910a和TPS65217,这两个电源管理芯片的 ......
IC爬虫 DSP 与 ARM 处理器
SPI驱动的问题
参考了2410下的驱动,写了个SPI驱动,可是在串口只看到 SPI : DLL_PROCESS_ATTACH SPI: DLL_PROCESS_DETACH 已经确定添加到.reg和.bib文件正确,请问是什么原因啊??? 摘取部分代码: ......
zhb12230305 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1021  2108  121  972  718  37  50  25  27  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved