电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74VHC595D118

产品描述Counter Shift Registers 8bit 7V 1CIRC
产品类别半导体    逻辑   
文件大小246KB,共22页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
下载文档 详细参数 全文预览

74VHC595D118在线购买

供应商 器件名称 价格 最低购买 库存  
74VHC595D118 - - 点击查看 点击购买

74VHC595D118概述

Counter Shift Registers 8bit 7V 1CIRC

74VHC595D118规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
NXP(恩智浦)
产品种类
Product Category
Counter Shift Registers
RoHSDetails
Counting SequenceSerial to Parallel
Number of Circuits1
封装 / 箱体
Package / Case
SO-16
电源电压-最小
Supply Voltage - Min
- 0.5 V
电源电压-最大
Supply Voltage - Max
7 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 125 C
系列
Packaging
Cut Tape
系列
Packaging
MouseReel
系列
Packaging
Reel
Function8 Bit Serial-In, Parallel-Out Shift Register
安装风格
Mounting Style
SMD/SMT
NumOfPackaging3
工厂包装数量
Factory Pack Quantity
2500
单位重量
Unit Weight
0.007079 oz

文档预览

下载PDF文档
74VHC595; 74VHCT595
8-bit serial-in/serial-out or parallel-out shift register with
output latches
Rev. 2 — 4 July 2012
Product data sheet
1. General description
The 74VHC595; 74VHCT595 are high-speed Si-gate CMOS devices and are pin
compatible with Low-power Schottky TTL (LSTTL). It is specified in compliance with
JEDEC standard No. 7A.
The 74VHC595; 74VHCT595 are 8-stage serial shift registers with a storage register and
3-state outputs. The shift registers have separate clocks.
Data is shifted on the positive-going transitions of the shift register clock input (SHCP).
The data in each register is transferred to the storage register on a positive-going
transition of the storage register clock input (STCP). If both clocks are connected together,
the shift register will always be one clock pulse ahead of the storage register.
The shift register has a serial input (DS) and a serial standard output (Q7S) for cascading.
It is also provided with asynchronous reset (active LOW) for all 8 shift register stages. The
storage register has 8 parallel 3-state bus driver outputs. Data in the storage register
appears at the output whenever the output enable input (OE) is LOW.
2. Features and benefits
Balanced propagation delays
All inputs have Schmitt-trigger action
Inputs accept voltages higher than V
CC
Input levels:
The 74VHC595 operates with CMOS input level
The 74VHCT595 operates with TTL input level
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Multiple package options
Specified from
40 C
to +85
C
and from
40 C
to +125
C
3. Applications
Serial-to-parallel data conversion
Remote control holding register

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2325  1229  2384  985  783  39  52  48  8  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved