电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C131-55JXIT

产品描述SRAM 5V 1Kx8 Dual Port SRAM IND
产品类别存储   
文件大小476KB,共22页
制造商Cypress(赛普拉斯)
下载文档 详细参数 选型对比 全文预览

CY7C131-55JXIT在线购买

供应商 器件名称 价格 最低购买 库存  
CY7C131-55JXIT - - 点击查看 点击购买

CY7C131-55JXIT概述

SRAM 5V 1Kx8 Dual Port SRAM IND

CY7C131-55JXIT规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Cypress(赛普拉斯)
产品种类
Product Category
SRAM
RoHSDetails
Memory Size8 kbit
Organization1 k x 8
Access Time55 ns
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
5.5 V
电源电压-最小
Supply Voltage - Min
4.5 V
Supply Current - Max110 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
PLCC-52
系列
Packaging
Cut Tape
系列
Packaging
Reel
数据速率
Data Rate
SDR
Memory TypeSDR
类型
Type
Asynchronous
Number of Ports2
Moisture SensitiveYes
NumOfPackaging2
工厂包装数量
Factory Pack Quantity
350
单位重量
Unit Weight
0.104503 oz

文档预览

下载PDF文档
CY7C130, CY7C130A
CY7C131, CY7C131A
1 K × 8 Dual-Port Static RAM
1 K × 8 Dual-Port Static RAM
Features
Functional Description
The CY7C130/130A/CY7C131/131A/CY7C140
[1]
and CY7C141
are high speed CMOS 1 K by 8 dual-port static RAMs. Two ports
are provided permitting independent access to any location in
memory. The CY7C130/130A/CY7C131/131A can be used as
either a standalone 8-bit dual-port static RAM or as a master
dual-port RAM in conjunction with the CY7C140/CY7C141 slave
dual-port device in systems requiring 16-bit or greater word
widths. It is the solution to applications requiring shared or
buffered data, such as cache memory for DSP, bit-slice, or multi-
processor designs.
Each port has independent control pins; chip enable (CE), write
enable (R/W), and output enable (OE). Two flags are provided
on each port, BUSY and INT. BUSY signals that the port is trying
to access the same location currently being accessed by the
other port. INT is an interrupt flag indicating that data is placed
in a unique location (3FF for the left port and 3FE for the right
port). An automatic power down feature is controlled
independently on each port by the chip enable (CE) pins.
The CY7C130/130A and CY7C140 are available in 48-pin DIP.
The CY7C131/131A and CY7C141 are available in 52-pin
PLCC, 52-pin Pb-free PLCC, 52-pin PQFP, and 52-pin Pb-free
PQFP.
True dual-ported memory cells, which allow simultaneous
reads of the same memory location
1 K × 8 organization
0.65 micron CMOS for optimum speed and power
High speed access: 15 ns
Low operating power: I
CC
= 110 mA (maximum)
Fully asynchronous operation
Automatic power-down
Master CY7C130/130A/CY7C131/131A easily expands data
bus width to 16 or more bits using slave CY7C140/CY7C141
BUSY output flag on CY7C130/130A/CY7C131/131A; BUSY
input on CY7C140/CY7C141
INT flag for port-to-port communication
Available in 48-pin DIP (CY7C130/130A/140), 52-pin PLCC,
52-pin TQFP
Pb-free packages available
Logic Block Diagram
R/W
L
CE
L
OE
L
R/W
R
CE
R
OE
R
I/O
7L
I/O
0L
BUSY
L
I/O
CONTROL
I/O
CONTROL
I/O
7R
I/O
0R
BUSY
R
[2]
A
9L
A
0L
ADDRESS
DECODER
MEMORY
ARRAY
ADDRESS
DECODER
A
9R
A
0R
CE
L
OE
L
R/W
L
INT
L
ARBITRATION
LOGIC
(7C130/7C131 ONLY)
AND
INTERRUPT LOGIC
CE
R
OE
R
R/W
R
INT
R
[3]
[3]
Notes
1. CY7C130 and CY7C130A are functionally identical; CY7C131 and CY7C131A are functionally identical.
2. CY7C130/130A/CY7C131/131A (Master): BUSY is open drain output and requires pull-up resistor.
CY7C140/CY7C141 (Slave): BUSY is input.
3. Open drain outputs: pull-up resistor required.
Cypress Semiconductor Corporation
Document Number: 38-06002 Rev. *H
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised October 12, 2011

CY7C131-55JXIT相似产品对比

CY7C131-55JXIT CY7C131-25NXC
描述 SRAM 5V 1Kx8 Dual Port SRAM IND SRAM 5V 1Kx8 Dual Port SRAM COM
Product Attribute Attribute Value Attribute Value
制造商
Manufacturer
Cypress(赛普拉斯) Cypress(赛普拉斯)
产品种类
Product Category
SRAM SRAM
RoHS Details Details
Memory Size 8 kbit 8 kbit
Organization 1 k x 8 1 k x 8
Access Time 55 ns 25 ns
接口类型
Interface Type
Parallel Parallel
电源电压-最大
Supply Voltage - Max
5.5 V 5.5 V
电源电压-最小
Supply Voltage - Min
4.5 V 4.5 V
Supply Current - Max 110 mA 170 mA
最小工作温度
Minimum Operating Temperature
- 40 C 0 C
最大工作温度
Maximum Operating Temperature
+ 85 C + 70 C
安装风格
Mounting Style
SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
PLCC-52 PQFP-52
系列
Packaging
Reel Tray
数据速率
Data Rate
SDR SDR
Memory Type SDR SDR
类型
Type
Asynchronous Asynchronous
Number of Ports 2 2
Moisture Sensitive Yes Yes
工厂包装数量
Factory Pack Quantity
350 96
单位重量
Unit Weight
0.104503 oz 0.017496 oz
EEWORLD大学堂----直播回放: NXP 恩智浦嵌入式人机界面解决方案详解
直播回放: NXP 恩智浦嵌入式人机界面解决方案详解:https://training.eeworld.com.cn/course/5848...
hi5 聊聊、笑笑、闹闹
四种恒流源电路分析
基本的恒流源电路主要是由输入级和输出级构成,输入级提供参考电流,输出级输出需要的恒定电流。恒流源电路就是要能够提供一个稳定的电流以保证其它电路稳定工作的基础。即要求恒流源电路输出恒 ......
可乐zzZ 电源技术
C54x关于CMD配置时my_sect的小点问题
465717为什么图中双引号里面的my_sect前没有加小点“.”呢? 萌新求助大佬了 ...
programC3 DSP 与 ARM 处理器
应用程序与驱动之间的通迅
驱动之间经常不定时的要有日志信息传给应用程序,应用程序负责显示给用户。 我想到两种方式实现:一种是应用程序使用一个缓冲区,并把地址传给驱动,驱动有日志信息时,写在缓冲区里。应用程序 ......
ddh19 嵌入式系统
谁能讲讲ez430rf2500如何外扩温度传感器
刚接触不大懂,求大神回复...
110610278a 无线连接
st8开发板的UART1我演示不出来,tx没有波形
void main(void) { GPIO_DeInit(GPIOD); GPIO_Init(GPIOD, (GPIO_PIN_0 | GPIO_PIN_2 | GPIO_PIN_3), GPIO_MODE_OUT_PP_LOW_FAST); GPIO_Init(GPIOD, GPIO_PIN_5, GPIO_MODE_OUT_OD_HI ......
随心所欲007 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2729  1279  927  2511  139  44  34  59  28  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved