电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

591AC50M0000DG

产品描述Standard Clock Oscillators SINGLE XO 0.5ps RMS JTR
产品类别无源元件   
文件大小394KB,共15页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

591AC50M0000DG在线购买

供应商 器件名称 价格 最低购买 库存  
591AC50M0000DG - - 点击查看 点击购买

591AC50M0000DG概述

Standard Clock Oscillators SINGLE XO 0.5ps RMS JTR

591AC50M0000DG规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Standard Clock Oscillators
RoHSDetails
产品
Product
Standard Clock Oscillators
NumOfPackaging1
工厂包装数量
Factory Pack Quantity
50

文档预览

下载PDF文档
S i 5 9 0 / 5 91
1 ps M
AX
J
I T T E R
C
RYSTAL
O
SC ILLA TOR
(XO)
(10 M H
Z TO
810 MH
Z
)
Features
Available with any-frequency output
frequencies from 10 to 810 MHz
3rd generation DSPLL
®
with superior
jitter performance: 1 ps max jitter
Better frequency stability than SAW-
based oscillators
Internal fundamental mode crystal
ensures high reliability
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry Standard 5x7 and
3.2x5 mm packages
Pb-free/RoHS-compliant
–40 to +85 ºC operating
temperature range
Si5602
Applications
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
Ordering Information:
See page 7.
Test and measurement
Storage
FPGA/ASIC clock generation
Description
The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide a low jitter clock at high frequencies. The Si590/591 supports any
frequency from 10 to 810 MHz. Unlike a traditional XO, where a unique
crystal is required for each output frequency, the Si590/591 uses one fixed
crystal to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The
Si590/591 IC based XO is factory configurable for a wide variety of user
specifications including frequency, supply voltage, output format, and
stability. Specific configurations are factory programmed at time of shipment,
thereby eliminating long lead times associated with custom oscillators.
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si590 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
NC
CLK
Functional Block Diagram
V
DD
CLK– CLK+
17 k
*
Fixed
Frequency
XO
Si590 (CMOS)
Any-rate
10–810 MHz
DSPLL
®
Clock
Synthesis
V
DD
CLK–
CLK+
OE
OE
NC
GND
1
2
3
6
5
4
17 k
*
GND
*Note: Output Enable High/Low Options Available – See Ordering Information
Si591 (LVDS/LVPECL/CML)
Rev. 1.1 12/17
Copyright © 2017 by Silicon Laboratories
Si590/591
STM32F10xx时钟
STM32F10xx有内部时钟,启动后采用内部时钟,检查到外部时钟稳定后切换外部时钟,是这样吗?假如是这样,内部高速时钟能检查到外部高速时钟的频率吗?...
flybaby stm32/stm8
自制单片机小系统,请求各位高手对系统原理图,予以批评指正,不胜感激
各位高手,大神,小弟正初步学习单片机,网上看了一些相关教程视频,自己便尝试设计小单片机系统。我的设计小想法是 测量外接电阻的电压值,主芯片STC8951, 数模转换芯片PCF8591,系统采用串口 ......
zimiaoxinghan 单片机
关于FPGA 做SPI_MASTER
最近在学习SPI copy了以下SPI_MASTER代码发现好难懂。 /*********************************************************************************************** * SPI MASTER * January 200 ......
yyj8902 FPGA/CPLD
上网本/MID/PMP等设备的朋友,请加入群!
我现在做eepc ARM 开发,建了一个MID/上网本/PMP等设备的开发群! 方便大家交流技术和市场。 群号:60587325 ...
yhphxj 嵌入式系统
关于实时数据采集
麻烦各位大侠们了 自己要做的是现场AD,然后光纤传输,之后接收还原DA输出,只是一个实时的采集,处理的部分用的不多,整个过程要求在1个微秒左右,选用的是Cyclone EP1C6.但是问题是,AD是12 ......
liangcongrui FPGA/CPLD
持币500求两套49元的 LM3S8962 开发套件
如题,联系wanghui@bupt.edu.cn...
mybays 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1807  74  1246  1297  1964  39  6  44  24  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved