电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY2SSTV855ZXC

产品描述PLL Based Clock Driver, SSTV Series, 4 True Output(s), 0 Inverted Output(s), PDSO28, 4.40 MM, LEAD FREE, MO-153, TSSOP-28
产品类别逻辑    逻辑   
文件大小73KB,共6页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

CY2SSTV855ZXC在线购买

供应商 器件名称 价格 最低购买 库存  
CY2SSTV855ZXC - - 点击查看 点击购买

CY2SSTV855ZXC概述

PLL Based Clock Driver, SSTV Series, 4 True Output(s), 0 Inverted Output(s), PDSO28, 4.40 MM, LEAD FREE, MO-153, TSSOP-28

CY2SSTV855ZXC规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
零件包装代码TSSOP
包装说明TSSOP,
针数28
Reach Compliance Codeunknown
系列SSTV
输入调节MUX
JESD-30 代码R-PDSO-G28
长度9.7 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
功能数量1
反相输出次数
端子数量28
实输出次数4
最高工作温度70 °C
最低工作温度
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)NOT SPECIFIED
传播延迟(tpd)6 ns
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.1 ns
座面最大高度1.1 mm
最大供电电压 (Vsup)2.625 V
最小供电电压 (Vsup)2.375 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度4.4 mm
最小 fmax60 MHz
Base Number Matches1

文档预览

下载PDF文档
CY2SSTV855
Differential Clock Buffer/Driver
Features
• Phase-locked loop (PLL) clock distribution for Double
Data Rate Synchronous DRAM applications
• 1:5 differential outputs
• External feedback pins (FBINT, FBINC) are used to
synchronize the outputs to the clock input
• SSCG: Spread Aware™ for electromagnetic
interference (EMI) reduction
• 28-pin TSSOP package
• Conforms to JEDEC DDR specifications
Functional Description
The CY2SSTV855 is a high-performance, very-low-skew,
very-low-jitter zero-delay buffer that distributes a differential
clock input pair (SSTL_2) to four differential (SSTL_2) pairs of
clock outputs and one differential pair of feedback clock
outputs. In support of low power requirements, when
power-down is HIGH, the outputs switch in phase and
frequency with the input clock. When power-down is LOW, all
outputs are disabled to a high-impedance state and the PLL is
shut down.
The device supports a low-frequency power-down mode.
When the input is < 20 MHz, the PLL is disabled and the
outputs are put in the Hi-Z state. When the input frequency is
> 20 MHz, the PLL and outputs are enabled.
When AVDD is tied to ground, the PLL is turned off and
bypassed with the input reference clock gated to the outputs.
The Cypress CY2SSTV855 is Spread Aware and supports
tracking of Spread Spectrum clock inputs to reduce EMI
Block Diagram
Pin Configuration
YT0
YC0
PWRDWN
AVDD
Powerdown
and test
logic
YT1
YC1
GND
YC0
YT0
VDDQ
GND
CLKINT
CLKINC
VDDQ
AVDD
AGND
VDDQ
YT1
YC1
GND
YT2
YC2
CLKINT
CLKINC
FBINT
FBINC
PLL
YT3
YC3
FBOUTT
FBOUTC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
GND
YC3
YT3
VDDQ
PWRDWN
FBINT
FBINC
VDDQ
FBOUTC
FBOUTT
VDDQ
YT2
YC2
GND
28-pin TSSOP
CY2SSTV855
......................... Document #: 38-07459 Rev. *F Page 1 of 6
400 West Cesar Chavez, Austin, TX 78701
1+(512) 416-8500
1+(512) 416-9669
www.silabs.com

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 764  2369  1066  2191  1674  16  48  22  45  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved