电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GD16555B/622-IS

产品描述Telecom IC
产品类别无线/射频/通信    电信电路   
文件大小214KB,共20页
制造商Giga
下载文档 详细参数 选型对比 全文预览

GD16555B/622-IS概述

Telecom IC

GD16555B/622-IS规格参数

参数名称属性值
厂商名称Giga
包装说明,
Reach Compliance Codeunknown
Base Number Matches1

文档预览

下载PDF文档
an Intel company
10 Gbit/s
Transmitter MUX
with Re-timing
GD16555B
Preliminary
General Description
GD16555B is a 9.95328 Gbit/s transmit-
ter chip for use in SDH STM-64 and
SONET OC-192 optical communication
systems.
GD16555B integrates all the main func-
tions of the transmitter, which is clock
generation, PLL circuits and multiplexer
in a single monolithic IC. Hence only an
external loop filter is required.
The main functions of GD16555B are
shown in the figure below. The clock
generation is made on-chip by a low
noise and tuneable 10 GHz VCO. The
VCO centre frequency is controlled by a
PLL with an external loop filter, allowing
the user to control the loop characteristic.
The clock synchronisation is controlled
by the Phase and Frequency Detector
with a 155 MHz or 622 MHz reference
clock input (package bonding option).
GD16555B multiplexes a 16 bit parallel
622 Mbit/s interface into a serial
9.9553 Gbit/s data stream.
The output of the MUX stage is retimed
by the 10 GHz clock and the output
driver is a
Current Mode Logic
(CML)
output with internal 50
W
termination re-
sistors.
The 16 bit wide parallel input interface is
differential CML with 50
W
internal load
termination, and with a 622 MHz clock
output mastering the timing at the STM-4
interface. The phase of the output clock
is selected in four phases: 0°, 90°, 180°,
and 270° by two select pins.
GD16555B is manufactured in a Silicon
Bipolar process.
GD16555B uses a single -5.2 V supply
voltage.
The power dissipation is 2 W, typical.
Features
l
On-chip low noise 10 GHz VCO with
a wide tuning range.
Automated capture of the VCO
frequency by a true phase and
frequency detector.
Retiming of MUX stage output with
10 GHz clock.
Clock failure detection NLDET.
16:1 MUX with differential 622 Mbit/s
CML data input.
CML data input with 50
W
internal
load termination.
622 MHz clock output for counter
clocking.
Clock output is selectable in four
phases: 0°, 90°, 180°, or 270°.
155 MHz or 622 MHz reference clock
input (package bonding option).
Single supply operation: -5.2 V
Low Power dissipation: 2 W (typ.).
Silicon Bipolar process.
68 pin Multi Layer Ceramic (MLC)
package.
l
l
l
l
l
l
l
GD16555B is delivered in a
Multi Layer
Ceramic
(MLC) package, with internal
high-speed 50
W
transmission lines.
l
l
l
DI0
DIN0
Parallel
Input Data
DI15
DIN15
l
FF
16:1
Multiplexer
OUT
OUTN
CKOUT
CKOUTN
NLDET
l
SEL1
SEL2
Timing
Control
Phase
Frequency
Detector
VCO
PCLT
POUT
PHIGH
PLOW
(only /155 vers.)
Applications
l
VCTL
Telecommunication systems:
– SDH STM-64
– SONET OC-192.
Fibre optic test equipment.
Submarime transmission systems.
VCUR
l
TCK
(*) = Package Bonding Option
S
E
L
3
(*)
R
E
F
C
K
R
E
F
C
K
N
VDD VDDO VDDA VEE
l
Data Sheet Rev.: 06

GD16555B/622-IS相似产品对比

GD16555B/622-IS GD16555B/155-IG GD16555B/622-IG
描述 Telecom IC Telecom IC Telecom IC
厂商名称 Giga Giga Giga
Reach Compliance Code unknown unknown unknown
Base Number Matches 1 1 1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2141  200  634  978  2162  31  8  3  32  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved