电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT9156AI-1C2-33E156250000X

产品描述Standard Clock Oscillators 156.25MHz 3.3V 25ppm -40 to 85C
产品类别无源元件   
文件大小282KB,共8页
制造商SiTime
下载文档 详细参数 全文预览

SIT9156AI-1C2-33E156250000X在线购买

供应商 器件名称 价格 最低购买 库存  
SIT9156AI-1C2-33E156250000X - - 点击查看 点击购买

SIT9156AI-1C2-33E156250000X概述

Standard Clock Oscillators 156.25MHz 3.3V 25ppm -40 to 85C

SIT9156AI-1C2-33E156250000X规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
SiTime
产品种类
Product Category
Standard Clock Oscillators
RoHSDetails
产品
Product
Standard Clock Oscillators
封装 / 箱体
Package / Case
QFN-4
长度
Length
2.5 mm
宽度
Width
2 mm
系列
Packaging
Reel
工厂包装数量
Factory Pack Quantity
250
单位重量
Unit Weight
0.000353 oz

文档预览

下载PDF文档
SiT9156
LVPECL, LVDS Oscillator (XO) with 0.3 ps Jitter for 10Gb Ethernet
The Smart Timing Choice
The Smart Timing Choice
Features
Applications
0.3 ps RMS phase jitter (random) for 10GbE applications
Frequency stability as low as ±10 ppm
100% drop-in replacement for quartz and SAW oscillators
Configurable positive frequency shift, +25, +50, or +75 ppm
Industry-standard packages: 3.2 x 2.5, 5.0 x 3.2, 7.0 x 5.0 mmxmm
Industrial and extended commercial temperature ranges
Best in class 1-year and 10-year aging
Best resilience, up to 40x better than quartz
For other frequencies, refer to SiT9121 or 9122 datasheet
10GB Ethernet, SONET, SATA, SAS, Fibre Channel,
PCI-Express
Telecom, networking, instrumentation, storage, servers
Electrical Characteristics
Parameter and Conditions
Supply Voltage
Symbol
Vdd
Min.
2.97
2.25
2.25
Output Frequency Range
f
Typ.
3.3
2.5
Max.
3.63
2.75
3.63
Unit
V
V
V
MHz
Termination schemes in Figures 1 and 2 - XX ordering code
156.253906 MHz, +25 PPM from 156.250000
156.257812 MHz, +50 PPM from 156.250000
156.261718 MHz, +75 PPM from 156.250000
Condition
LVPECL and LVDS, Common Electrical Characteristics
156.25000, 156.253906,
156.257812, 156.261718,
161.132800
-10
-20
-25
-50
100
6
6
61
1.6
300
0.25
+10
+20
+25
+50
+2
+5
+85
+70
30%
250
10
10
55
69
35
1
100
30
Vdd-0.7
Vdd-1.5
2.0
500
120
0.3
Frequency Stability
F_stab
ppm
ppm
ppm
ppm
ppm
ppm
°C
°C
Vdd
Vdd
ms
ms
%
mA
mA
A
A
mA
V
V
V
ps
ns
ps
25°C
25°C
Industrial
Extended Commercial
Pin 1, OE or ST
Pin 1, OE or ST
Pin 1, OE logic high or logic low, or ST logic high
Pin 1, ST logic low
Measured from the time Vdd reaches its rated minimum value.
In Standby mode, measured from the time ST pin crosses
50% threshold.
Contact SiTime for tighter duty cycle
Excluding Load Termination Current, Vdd = 3.3V or 2.5V
OE = Low
OE = Low
ST = Low, for all Vdds
Maximum average current drawn from OUT+ or OUT-
See Figure 1(a)
See Figure 1(a)
See Figure 1(b)
20% to 80%, see Figure 1(a)
f = 156.25 MHz - For other frequencies, T_oe = 100ns + 3 period
IEEE802.3-2005 10GbE jitter measurement specifications
Inclusive of initial tolerance, operating temperature, rated power
supply voltage, and load variations
First Year Aging
10-year Aging
Operating Temperature Range
Input Voltage High
Input Voltage Low
Input Pull-up Impedance
Start-up Time
Resume Time
Duty Cycle
Current Consumption
OE Disable Supply Current
Output Disable Leakage Current
Standby Current
Maximum Output Current
Output High Voltage
Output Low Voltage
Output Differential Voltage Swing
Rise/Fall Time
OE Enable/Disable Time
RMS Phase Jitter (random)
F_aging1
F_aging10
T_use
VIH
VIL
Z_in
T_start
T_resume
DC
Idd
I_OE
I_leak
I_std
I_driver
VOH
VOL
V_Swing
Tr, Tf
T_oe
T_phj
-2
-5
-40
-20
70%
2
45
Vdd-1.1
Vdd-1.9
1.2
LVPECL, DC and AC Characteristics
LVDS, DC and AC Characteristics
Current Consumption
OE Disable Supply Current
Differential Output Voltage
Idd
I_OE
VOD
250
47
350
55
35
450
mA
mA
mV
Excluding Load Termination Current, Vdd = 3.3V or 2.5V
OE = Low
See Figure 2
SiTime Corporation
Rev. 1.06
990 Almanor Avenue, Sunnyvale, CA 94085
(408) 328-4400
www.sitime.com
Revised October 6, 2014
【平头哥Sipeed LicheeRV 86 Panel测评】七、fbviewer和ts_test命令测试
这两天,本人了解了一下Qt交叉编译,对于在下这种Linux菜鸟来说,难度太大了。一时间,还不想深入研究Waft框架,于是重新翻看LicheeRV_Turorial,本人发现还有两条命令没有测试,分别是“ ......
sonicfirr 国产芯片交流
TCPIP连接请求报文问题
我在EASYARM2200上集成TCPIP,在实时轮询时可以稳定的运行,可是我改成中断触发模式后,我的板向PC机发送连接请求,发现前句分钟PC应答的报文总是ACK,过了好几分钟才变成SYN+ACK,有没有哪位大 ......
akpor 嵌入式系统
怎么确认Actel芯片程序下载成功了?
怎么确认Actel芯片程序下载成功了?用的是ProAsic3的A3P125,Libero软件显示成功了,但是在实验的板子的上没有反应,相同的程序下到开发板上就有反应,这是怎么一回事?我该如何检查呢?...
sunagun FPGA/CPLD
嵌入式项目开发过程
10838 ...
zjw50001 嵌入式系统
关于CMUX的调试
各位大虾: 本人在调试SIMCOM_SIM500模块的CMUX时遇到了以下几个问题: 1.在模块启动后,通过发AT+CMUX=0 使模块启动多路用,此时模块回送 AT+CMUX=0 OK 根据SIMCOM多路 ......
Dream1231 嵌入式系统
动力专业在校生想转行电子
请问通过自学可行吗?毕业就想找电子方面的工作。应该如何自学呢?希望大家多多指点...
我爱电 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1906  1994  1370  498  1309  25  13  14  38  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved