电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

TMC2272AG1C

产品描述12-BIT, DSP-VIDEO IMAGING, PQFP120
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小173KB,共20页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
下载文档 详细参数 全文预览

TMC2272AG1C概述

12-BIT, DSP-VIDEO IMAGING, PQFP120

TMC2272AG1C规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Fairchild
Objectid1512380942
零件包装代码PGA
包装说明PGA,
针数120
Reach Compliance Codeunknow
ECCN代码3A991.A.2
compound_id11167265
边界扫描NO
最大时钟频率30 MHz
外部数据总线宽度12
JESD-30 代码S-CPGA-P120
JESD-609代码e0
长度34.16 mm
低功率模式NO
端子数量120
最高工作温度70 °C
最低工作温度
输出数据总线宽度12
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码PGA
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度5.46 mm
最大供电电压5.25 V
最小供电电压4.75 V
标称供电电压5 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式PIN/PEG
端子节距2.54 mm
端子位置PERPENDICULAR
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度34.16 mm
uPs/uCs/外围集成电路类型DSP PERIPHERAL, VIDEO IMAGING

文档预览

下载PDF文档
www.fairchildsemi.com
TMC2272A
Digital Colorspace Converter
36 Bit Color, 50 MHz
Features
• 50 MHz (20ns) pipelined throughput
• 3 Simultaneous 12-bit input and output channels
(64 Giga {236} colors)
• Two's complement inputs and outputs
• Overflow headroom available in lower resolution
• 10-bit user-defined coefficients
• TTL compatible input and output signals
• Full precision internal calculation
• Output rounding
• On-board coefficient memory
• Submicron CMOS process
Applications
• Translation between component color standards (RGB,
YIQ, YUV, etc.)
• Broadcast composite color encoding and decoding (all
standards)
• Broadcast composite color standards conversion and
transcoding
• Camera tube and monitor phosphor colorimetry
correction
• White balancing and color-temperature conversion
• Image capture, processing and storage
• Color matching between systems, cameras and monitors
• Three-dimensional perspective translation
Description
A 50-MHz, three-channel, 36 bit (three 12-bit components)
colorspace converter and color corrector, the TMC2272A
uses 9 parallel multipliers to process high-resolution imagery
in real time.
The TMC2272A also operates at any slower clock rate and
with any smaller data path width, allowing it to handle all
broadcast and consumer camera, frame-grabber, encoder/
decoder, recorder and monitor applications as well as most
electronic imaging applications.
A complete set of three 12-bit samples is processed on every
clock cycle, with a five-cycle pipeline latency. Full 23-bit
(for each of three components) internal precision is provided
with 10-bit user-defined coefficients. The coefficients may be
varied dynamically, with three new coefficients loaded every
clock cycle. (The full set of nine can be replaced in three clock
cycles.) Rounding to 12 bits per component is performed only
at the final output. This allows full accuracy with correct
rounding and overflow headroom for applications that require
less than 12 bits per component.
The TMC2272A is fabricated in a submicron CMOS process
and performance is guaranteed over the full operating tem-
perature range. It is available in a 120-pin Plastic Pin Grid
Array (PPGA) package, 120-pin Ceramic Pin Grid Array
(CPGA), 120-pin MQFP to PGA package, and 120-pin
Plastic Quad FlatPack (PQFP) in three speed grades.
Logic Symbol
CLK
Data Input
A
11-0
B
11-0
C
11-0
KA
11-0
KB
11-0
KC
11-0
Y
11-0
Coefficient
Input
Z
11-0
Data Output
X
11-0
TMC2272A
Colorspace Converter
CSEL
1-0
REV. 1.1.3 10/25/00

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 665  1762  17  1595  2817  14  36  1  33  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved