电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V2556S100PFGI

产品描述SRAM 4M X36 2.5V I/O SLOW ZBT
产品类别存储   
文件大小304KB,共25页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

71V2556S100PFGI在线购买

供应商 器件名称 价格 最低购买 库存  
71V2556S100PFGI - - 点击查看 点击购买

71V2556S100PFGI概述

SRAM 4M X36 2.5V I/O SLOW ZBT

71V2556S100PFGI规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT(艾迪悌)
产品种类
Product Category
SRAM
RoHSDetails
Memory Size4 Mbit
Organization128 k x 36
Access Time5 ns
Maximum Clock Frequency100 MHz
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
3.465 V
电源电压-最小
Supply Voltage - Min
3.135 V
Supply Current - Max260 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
TQFP-100
系列
Packaging
Tray
高度
Height
1.4 mm
长度
Length
20 mm
Memory TypeSDR
工作温度范围
Operating Temperature Range
- 40 C to + 85 C
类型
Type
Synchronous
宽度
Width
14 mm
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
72
单位重量
Unit Weight
0.023175 oz

文档预览

下载PDF文档
128K x 36
3.3V Synchronous ZBT™ SRAMs
2.5V I/O, Burst Counter
Pipelined Outputs
IDT71V2556S/XS
IDT71V2556SA/XSA
Features
128K x 36 memory configurations
Supports high performance system speed - 166 MHz
(3.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 2.5V I/O Supply (V
DDQ)
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
complaint)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP) and 119 ball grid array (BGA)
Description
The IDT71V2556 is a 3.3V high-speed 4,718,592-bit (4.5 Megabit)
synchronous SRAM. It is designed to eliminate dead bus cycles when
turning the bus around between reads and writes, or writes and reads.
Thus, they have been given the name ZBT
TM
, or Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and two cycles later the associated data cycle occurs, be it read
or write.
The IDT71V2556 contains data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V2556 to be
suspended as long as necessary. All synchronous inputs are ignored
when (CEN) is high and the internal device registers will hold their previous
values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be initiated.
However, any pending data transfers (reads or writes) will be completed.
The data bus will tri-state two cycles after chip is deselected or a write is
initiated.
The IDT71V2556 has an on-chip burst counter. In the burst mode, the
IDT71V2556 can provide four cycles of data for a single address
presented to the SRAM. The order of the burst sequence is defined by the
LBO
input pin. The
LBO
pin selects between linear and interleaved burst
sequence. The ADV/LD signal is used to load a new external address
(ADV/LD = LOW) or increment the internal burst counter (ADV/LD =
HIGH).
The IDT71V2556 SRAMs utilize IDT's latest high-performance CMOS
process and are packaged in a JEDEC standard 14mm x 20mm 100-pin
thin plastic quad flatpack (TQFP) as well as a 119 ball grid array (BGA).
Pin Description Summary
A
0
-A
16
CE
1
, CE
2
,
CE
2
OE
R/
W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/
LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Ad d re ss Inp uts
Chip Enab le s
Outp ut Enab le
Re ad /Write Sig nal
Clo ck Enab le
Ind ivid ual Byte Write Se le cts
Clo ck
Ad vance b urst ad d re ss / Lo ad ne w ad d re ss
Line ar / Inte rle ave d Burst Ord e r
Te st Mo d e Se le ct
Te st Data Inp ut
Te st Clo ck
Te st Data Outp ut
JTAG Re se t (Op tio nal)
S le e p Mo d e
Data Inp ut / Outp ut
Co re Po we r, I/O Po we r
Gro und
Inp ut
Inp ut
Inp ut
Inp ut
Inp ut
Inp ut
Inp ut
Inp ut
Inp ut
Inp ut
Inp ut
Inp ut
Outp ut
Inp ut
Inp ut
I/O
Sup p ly
Sup p ly
Synchro no us
Synchro no us
Asynchro no us
Synchro no us
Synchro no us
Synchro no us
N/A
Synchro no us
Static
Synchro no us
Synchro no us
N/A
Synchro no us
Asynchro no us
Synchro no us
Synchro no us
Static
Static
4875 tb l 01
1
©2011
Integrated Device Technology, Inc.
APRIL 2011
DSC-4875/12
MSPF4XX系列的TIMERA3的捕获程序
要实现捕获上升沿和下降沿测量脉宽,具体该怎么实现? 比较模式的具体应运例子,请各位给我解释一下???...
小右派 微控制器 MCU
【DIY手机】方案一个想法
DIY带蓝牙的低价格既可作为普通流行手机外围设备又可单独使用的手机,作为外围设备可避免主机的辐射问题。 没太关心这个,好像看到过方案字样标题帖子,就也写一个。 主要是昨天晚上看锤 ......
wangfuchong DIY/开源硬件专区
AD8475为什么5V供电时发热相当严重呢?
AD8475工作正常,但是发热严重。不知什么原因?...
fengzaideng ADI 工业技术
双T网络的设计问题
我现在在做一个用于测试双T网络,要求中心频率30K,带宽100hz,用的是有源双T,但仿真时发现波特图如下 看各位怎么解决。...
markzhao 模拟电子
关于绑定发送消息出现失效问题请教
我最近几天在尝试zstack协议栈提供的绑定机制通信试验,我目前的情况是,设备A为协调器,设备B为路由器(短地址已知),路由器B绑定到A以后,可以向A发送数据。但是我做成双向通信,所以想 ......
l33852026 无线连接
手上有快arm的板子 想找个机会锻炼
深知工科里最能够锻炼人的方法莫过于自己动手进行练习了 已经把实验说明书上面的题目都过了一遍 没有实际的项目动手实在难以进步 想接点活做,有没有钱都没问题 这个不是我在乎的, ......
xiejian24919 ARM技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1439  1616  1376  1189  789  31  15  40  12  24 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved