电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7B992-5JXI

产品描述Phase Locked Loops - PLL 5V 80MHz 8 CMOS Otpt Programmable Skew
产品类别热门应用    无线/射频/通信   
文件大小2MB,共21页
制造商Cypress(赛普拉斯)
下载文档 详细参数 选型对比 全文预览

CY7B992-5JXI在线购买

供应商 器件名称 价格 最低购买 库存  
CY7B992-5JXI - - 点击查看 点击购买

CY7B992-5JXI概述

Phase Locked Loops - PLL 5V 80MHz 8 CMOS Otpt Programmable Skew

CY7B992-5JXI规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Cypress(赛普拉斯)
产品种类
Product Category
Phase Locked Loops - PLL
RoHSDetails
类型
Type
Zero Delay Programmable PLL Clock Buffer
Number of Circuits1
Output Frequency Range3.75 MHz to 80 MHz
电源电压-最大
Supply Voltage - Max
5.5 V
电源电压-最小
Supply Voltage - Min
4.5 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
PLCC-32
系列
Packaging
Tube
高度
Height
2.67 mm
长度
Length
14.05 mm
宽度
Width
11.5 mm
Moisture SensitiveYes
工作电源电压
Operating Supply Voltage
5 V
工厂包装数量
Factory Pack Quantity
60

文档预览

下载PDF文档
CY7B991
CY7B992
Programmable Skew Clock Buffer
Programmable Skew Clock Buffer
Features
Functional Description
The CY7B991 and CY7B992 Programmable Skew Clock Buffers
(PSCB) offer user selectable control over system clock functions.
These multiple output clock drivers provide the system integrator
with functions necessary to optimize the timing of high
performance computer systems. Each of the eight individual
drivers, arranged in four pairs of user controllable outputs, can
drive terminated transmission lines with impedances as low as
50. They can deliver minimal and specified output skews and
full swing logic levels (CY7B991 TTL or CY7B992 CMOS).
Each output is hardwired to one of the nine delay or function
configurations. Delay increments of 0.7 to 1.5 ns are determined
by the operating frequency with outputs that skew up to ±6 time
units from their nominal “zero” skew position. The completely
integrated PLL allows cancellation of external load and
transmission line delay effects. When this “zero delay” capability
of the PSCB is combined with the selectable output skew
functions, you can create output-to-output delays of up to ±12
time units.
Divide-by-two and divide-by-four output functions are provided
for additional flexibility in designing complex clock systems.
When combined with the internal PLL, these divide functions
enable distribution of a low frequency clock that are multiplied by
two or four at the clock destination. This facility minimizes clock
distribution difficulty, allowing maximum system clock speed and
flexibility.
For a complete list of related documentation,
click here.
All output pair skew <100 ps typical (250 ps maximum)
3.75 MHz to 80 MHz output operation
User selectable output functions
Selectable skew to 18 ns
Inverted and non-inverted
Operation at 1⁄2 and 1⁄4 input frequency
Operation at 2 × and 4 × input frequency (input as low as
3.75 MHz)
Zero input to output delay
50% duty cycle outputs
Outputs drive 50 terminated lines
Low operating current
32-pin PLCC package
Jitter < 200 ps peak-to-peak (< 25 ps RMS)
Logic Block Diagram
TEST
FB
REF
FS
4F0
4F1
4Q0
SELECT
INPUTS
(THREE
LEVEL)
4Q1
SKEW
3Q0
3Q1
2Q0
MATRIX
2Q1
1Q0
1Q1
PHASE
FREQ
DET
VCO AND
TIME UNIT
GENERATOR
FILTER
3F0
3F1
SELECT
2F0
2F1
1F0
1F1
Cypress Semiconductor Corporation
Document Number: 38-07138 Rev. *N
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised May 4, 2016

CY7B992-5JXI相似产品对比

CY7B992-5JXI CY7B992-5JXIT CY7B991-5JC CY7B991-7JXI
描述 Phase Locked Loops - PLL 5V 80MHz 8 CMOS Otpt Programmable Skew Phase Locked Loops - PLL 5V 80MHz 8 CMOS Otpt Programmable Skew Phase Locked Loops - PLL 5V 80MHz 8 TLL COM Programable Clock Buffer RoboClock Skew Management
Product Attribute Attribute Value Attribute Value Attribute Value Attribute Value
制造商
Manufacturer
Cypress(赛普拉斯) Cypress(赛普拉斯) Cypress(赛普拉斯) Cypress(赛普拉斯)
产品种类
Product Category
Phase Locked Loops - PLL Phase Locked Loops - PLL Phase Locked Loops - PLL Clock Buffer
电源电压-最大
Supply Voltage - Max
5.5 V 5.5 V 5.5 V 5.5 V
电源电压-最小
Supply Voltage - Min
4.5 V 4.5 V 4.5 V 4.5 V
最小工作温度
Minimum Operating Temperature
- 40 C - 40 C 0 C - 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C + 85 C + 70 C + 85 C
安装风格
Mounting Style
SMD/SMT SMD/SMT SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
PLCC-32 PLCC-32 PLCC-32 PLCC-32
RoHS Details Details N -
类型
Type
Zero Delay Programmable PLL Clock Buffer Zero Delay Programmable PLL Clock Buffer Zero Delay Programmable PLL Clock Buffer -
Number of Circuits 1 1 1 -
Output Frequency Range 3.75 MHz to 80 MHz 3.75 MHz to 80 MHz 3.75 MHz to 80 MHz -
高度
Height
2.67 mm 2.67 mm 2.67 mm -
长度
Length
14.05 mm 14.05 mm 14.05 mm -
宽度
Width
11.5 mm 11.5 mm 11.5 mm -
Moisture Sensitive Yes Yes Yes -
工作电源电压
Operating Supply Voltage
5 V 5 V 5 V -
工厂包装数量
Factory Pack Quantity
60 750 465 -

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 809  1248  2827  362  2495  11  22  17  8  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved