电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVC373APW-Q100J

产品描述Latches Octal D-type 5V inputs/outputs
产品类别逻辑    逻辑   
文件大小720KB,共19页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 全文预览

74LVC373APW-Q100J在线购买

供应商 器件名称 价格 最低购买 库存  
74LVC373APW-Q100J - - 点击查看 点击购买

74LVC373APW-Q100J概述

Latches Octal D-type 5V inputs/outputs

74LVC373APW-Q100J规格参数

参数名称属性值
Brand NameNXP Semiconductor
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码TSSOP2
包装说明4.40 MM, PLASTIC, MO-153, SOT360-1, TSSOP-20
针数20
制造商包装代码SOT360-1
Reach Compliance Codecompliant
Base Number Matches1

文档预览

下载PDF文档
74LVC373A-Q100
Octal D-type transparent latch with 5 V tolerant
inputs/outputs; 3-state
Rev. 1 — 17 April 2013
Product data sheet
1. General description
The 74LVC373A-Q100 consists of eight D-type transparent latches, featuring separate
D-type inputs for each latch and 3-state true outputs for bus-oriented applications. A latch
enable input (pin LE) and an output enable input (pin OE) are common to all internal
latches.
When pin LE is HIGH, data at the D-inputs (pins D0 to D7) enters the latches. In this
condition, the latches are transparent, that is, a latch output changes each time its
corresponding D-input changes. When pin LE is LOW, the latches store the information
that was present at the D-inputs one set-up time preceding the HIGH-to-LOW transition of
pin LE. When pin OE is LOW, the contents of the eight latches are available at the
Q-outputs (pins Q0 to Q7). When pin OE is HIGH, the outputs go to the high-impedance
OFF-state. Operation of input pin OE does not affect the state of the latches. Inputs can
be driven from either 3.3 V or 5 V devices. When disabled, up to 5.5 V can be applied to
the outputs. These features allow the use of these devices as translators in mixed 3.3 V
and 5 V applications. The 74LVC373A-Q100 is functionally identical to the
74LVC573A-Q100, but has a different pin arrangement.
This product has been qualified to the Automotive Electronics Council (AEC) standard
Q100 (Grade 1) and is suitable for use in automotive applications.
2. Features and benefits
Automotive product qualification in accordance with AEC-Q100 (Grade 1)
Specified from
40 C
to +85
C
and from
40 C
to +125
C
5 V tolerant inputs/outputs for interfacing with 5 V logic
Wide supply voltage range from 1.2 V to 3.6 V
CMOS low power consumption
Direct interface with TTL levels
High-impedance outputs when V
CC
= 0 V
Complies with JEDEC standard:
JESD8-7A (1.65 V to 1.95 V)
JESD8-5A (2.3 V to 2.7 V)
JESD8-C/JESD36 (2.7 V to 3.6 V)
ESD protection:
MIL-STD-883, method 3015 exceeds 2000 V
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0
)
LM3S811开发板小问题2
最近仔细看了看板子,开发板很多过孔,原本觉得是板子布线不好呢,但是怎么想都不对,有很多过孔并没有参加到电路之中啊,请论坛中的大牛或者管理员解释解释好吗???为什么设置那么多过孔呢,在 ......
鑫海宝贝 微控制器 MCU
号称“世界上最强大的开关电源 设计软件”,大家可以试用一下
世界上最强大开关电源设计软件(含破解程序,绿色软件,无需安装,方便使用) 355849 ...
tiankai001 电源技术
Linux 2.6.36内核移植飞凌OK6410开发板完整步骤详解
今天终于让Linux内核在飞凌的板子上跑起来了,想来也是艰辛,为了移植成功,断断续续做了将近两个月的努力,期间郁闷不可言 语形容啊, 了解其中艰辛,将自己移植步骤与心得与大家分享,希望 ......
yanhong_90 Linux开发
数字频率计的提示3是什么意思啊?
就是关于时间测量的部分 两路信号测时间间隔吗???表示看不大懂。。。 ...
yyj8902 电子竞赛
希望学习一下fpga
:)...
子诺如歌 FPGA/CPLD
单片机语言C51应用实战集锦
单片机语言C51应用实战集锦...
piaoshi1003 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 319  897  1445  1764  2693  42  28  21  58  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved