电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVCH162374ADGG1

产品描述Flip Flops 16b EDGE TRIG DTYPE FLIP FLOP 5V IN/OUT
产品类别半导体    逻辑   
文件大小718KB,共17页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
下载文档 详细参数 选型对比 全文预览

74LVCH162374ADGG1在线购买

供应商 器件名称 价格 最低购买 库存  
74LVCH162374ADGG1 - - 点击查看 点击购买

74LVCH162374ADGG1概述

Flip Flops 16b EDGE TRIG DTYPE FLIP FLOP 5V IN/OUT

74LVCH162374ADGG1规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
NXP(恩智浦)
产品种类
Product Category
Flip Flops
RoHSDetails
系列
Packaging
Tube
工厂包装数量
Factory Pack Quantity
975

文档预览

下载PDF文档
74LVCH162374A
16-bit edge-triggered D-type flip-flop with 30
series
termination resistors; 5 V input/output tolerant; 3-state
Rev. 4 — 22 January 2013
Product data sheet
1. General description
The 74LVCH162374A is a 16-bit edge triggered flip-flop featuring separate D-type inputs
for each flip-flop and 3-state outputs for bus-oriented applications. The device consists of
two sections of 8 edge-triggered flip-flops. A clock (CP) input and an output enable (OE)
are provided for each octal. Inputs can be driven from either 3.3 V or 5 V devices. When
disabled, up to 5.5 V can be applied to the outputs. These features allow the use of these
devices in mixed 3.3 V and 5 V applications. The flip-flops store the state of their
individual D-inputs that meet the set-up and hold time requirements on the LOW to HIGH
CP transition. When OE is LOW, the contents of the flip-flops are available at the outputs.
When OE is HIGH, the outputs go to the high-impedance OFF-state. Operation of the OE
input does not affect the state of the flip-flops.
Bus hold on data inputs eliminates the need for external pull-up resistors to hold unused
inputs.
To reduce line noise, 30
series termination resistors are included in both high and low
output stages.
2. Features and benefits
5 V tolerant inputs/outputs for interfacing with 5 V logic
Wide supply voltage range from 1.2 V to 3.6 V
CMOS low power consumption
Multibyte flow-through standard pinout architecture
Multiple low inductance supply pins for minimum noise and ground bounce
Direct interface with TTL levels
All data inputs have bus hold
High-impedance outputs when V
CC
= 0 V
Complies with JEDEC standard:
JESD8-7A (1.65 V to 1.95 V)
JESD8-5A (2.3 V to 2.7 V)
JESD8-C/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-B exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Specified from
40 C
to +85
C
and
40 C
to +125
C

74LVCH162374ADGG1相似产品对比

74LVCH162374ADGG1 74LVCH162374ADGG5 74LVCH162374ADL-T 74LVCH162374ADGG,5 74LVCH162374ADG 74LVCH162374ADG-T
描述 Flip Flops 16b EDGE TRIG DTYPE FLIP FLOP 5V IN/OUT Flip Flops 16-BIT 5V TOL I/O Flip Flops 16-BIT 5V TOL I/O BUFFER D 3-S Flip Flops 16-BIT 5V TOL I/O Flip Flops 16-BIT 5V TOL I/O BUFFER D 3-S Flip Flops 16-BIT 5V TOL I/O BUFFER D 3-S
厂商名称 - - NXP(恩智浦) NXP(恩智浦) NXP(恩智浦) NXP(恩智浦)
Reach Compliance Code - - unknown compliant unknown unknown
系列 - - LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z
JESD-30 代码 - - R-PDSO-G48 R-PDSO-G48 R-PDSO-G48 R-PDSO-G48
JESD-609代码 - - e4 e4 e0 e0
长度 - - 15.875 mm 12.5 mm 12.5 mm 12.5 mm
逻辑集成电路类型 - - BUS DRIVER BUS DRIVER BUS DRIVER BUS DRIVER
位数 - - 8 8 8 8
功能数量 - - 2 2 2 2
端口数量 - - 2 2 2 2
端子数量 - - 48 48 48 48
最高工作温度 - - 125 °C 85 °C 85 °C 85 °C
最低工作温度 - - -40 °C -40 °C -40 °C -40 °C
输出特性 - - 3-STATE WITH SERIES RESISTOR 3-STATE WITH SERIES RESISTOR 3-STATE WITH SERIES RESISTOR 3-STATE WITH SERIES RESISTOR
输出极性 - - TRUE TRUE TRUE TRUE
封装主体材料 - - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 - - SSOP TSSOP TSSOP TSSOP
封装形状 - - RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 - - SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度) - - 260 260 NOT SPECIFIED NOT SPECIFIED
传播延迟(tpd) - - 10 ns 7.2 ns 7.2 ns 7.2 ns
认证状态 - - Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 - - 2.8 mm 1.2 mm 1.2 mm 1.2 mm
最大供电电压 (Vsup) - - 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) - - 1.2 V 1.2 V 1.2 V 1.2 V
标称供电电压 (Vsup) - - 2.7 V 2.7 V 2.7 V 2.7 V
表面贴装 - - YES YES YES YES
技术 - - CMOS CMOS CMOS CMOS
温度等级 - - AUTOMOTIVE INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子面层 - - NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD TIN LEAD TIN LEAD
端子形式 - - GULL WING GULL WING GULL WING GULL WING
端子节距 - - 0.635 mm 0.5 mm 0.5 mm 0.5 mm
端子位置 - - DUAL DUAL DUAL DUAL
处于峰值回流温度下的最长时间 - - 30 30 NOT SPECIFIED NOT SPECIFIED
宽度 - - 7.5 mm 6.1 mm 6.1 mm 6.1 mm
如何使用ramdisk模拟U盘?
我们在做U盘开发时, 在内核配置中选择block device/support Ramdisk 在其中开辟了4096 byte大小 然后使用时无法使用 按照网上说明mke2fs /dev/ram0 根本就不支持mke2fs 使用df -k /dev/r ......
louis0711 嵌入式系统
找到个Joydrive Harness普及版的使用手册,分享一下
Joydrive Harness官网可以下载免费版,也就是普及版,但新软件上手慢,小弟我也是找了很久才找到普及版的使用手册,只不过是PDF格式的,大家有需要的话,下载下来参考一下吧...
wntxz001 PCB设计
DVDD18有效前,6678的LVCMOS的输入管脚都不能被驱动么?
tms320c6678.pdf中p124中有如下说明:All LVCMOS input and bidirectional pins must not be driven or pulled high until DVDD18 is present. Driving an input or bidirectional pin before ......
XHL DSP 与 ARM 处理器
一种汽车双向遥控门锁系统的实现
摘要:本文介绍了基于射频SoC nRF9E5的无线收发系统框架、各个组成部分、工作方式和配置方法。在此基础上,设计了由nRF9E5和4位点阵式LCD模块构成的一种简单的双向遥控门锁显示系统。 关键词: ......
frozenviolet 汽车电子
语音文字短信无线发射机设计
语音文字短信无线发射机设计 ...
book20 51单片机
《华为硬件工程师手册》
同大家share一下,毕竟从里面出来了。...
sadycat 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 251  1886  1048  46  2033  1  56  7  41  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved