电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI530

产品描述CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)
文件大小166KB,共10页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

SI530概述

CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)

文档预览

下载PDF文档
S i 5 3 0 / 5 31
P
R E L I M I N A R Y
D
A TA
S
H E E T
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 6.
Applications
SONET/SDH
Networking
SD/HD video
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 5.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK+
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Preliminary Rev. 0.4 5/06
Copyright © 2006 by Silicon Laboratories
Si530/531
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
模拟输入输出缓冲
有大神能推荐以下用于做模拟量输入输出缓冲的芯片或者是电路图,我使用的芯片是AD7705和DAC8411,内部自带缓冲器,但老师说还要加上一个外部输入输出缓冲,我查了很多资料都不知道这么实现,向大 ......
雾里雾 模拟电子
求助通过51单片机测量身高及体重的电路
有谁愿意提供开发一套可以测量体重及身高的单片机原理电路或产品,并可以将数据发送到计算机内。...
cityboy 51单片机
请问这些元件你用过吗?
75939 以上是全景 在修奥林巴斯显微镜底部的调光电路,这些元件以前没玩过,请问他们是什么,有什么用,最好能将具体点,求大神!!! 759407594175942...
gaosu0906 模拟电子
求大神指导怎么用verilog语言写出TM1803的功能
1、 所选FPGA:EP1C3T144C8。2、 能通过一根信号线完成数据的接收与解码。3、 单线通讯方式,采用归零码的方式发送信号。4、 具有数据自动整形与转发功能。5、 三路LED驱动输出,三路PWM输出。6 ......
phillfans FPGA/CPLD
TI模拟信号类芯片选型手册
本帖最后由 dontium 于 2015-1-23 11:35 编辑 TI模拟信号类芯片选型手册包括如下:Amplifiers, Data Converters, Interface,Clocks, Timing and Wireless Connectivity. ...
安_然 模拟与混合信号
各位大侠:请问AT89C52的FID和特征字是啥?
各位大侠:请问AT89C52的FID和特征字是啥?...
wangbaogang 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1948  1759  843  849  2453  40  36  17  18  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved