电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74AUP2G86GM125

产品描述Logic Gates 1.8V DUAL LOW-PWR
产品类别半导体    逻辑   
文件大小278KB,共21页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
下载文档 详细参数 选型对比 全文预览

74AUP2G86GM125在线购买

供应商 器件名称 价格 最低购买 库存  
74AUP2G86GM125 - - 点击查看 点击购买

74AUP2G86GM125概述

Logic Gates 1.8V DUAL LOW-PWR

74AUP2G86GM125规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
NXP(恩智浦)
产品种类
Product Category
Logic Gates
RoHSDetails
Logic FamilyAUP
Number of Gates2 Gate
Number of Input Lines2 Input
Number of Output Lines1 Output
High Level Output Current- 4 mA
Low Level Output Current4 mA
传播延迟时间
Propagation Delay Time
21.5 ns
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
0.8 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 125 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
XQFN8U
系列
Packaging
Reel
FunctionXOR
高度
Height
0.45 mm
长度
Length
1.6 mm
宽度
Width
1.6 mm
Logic TypeCMOS
工作电源电压
Operating Supply Voltage
1.8 V, 2.5 V, 3.3 V
工厂包装数量
Factory Pack Quantity
4000

文档预览

下载PDF文档
74AUP2G86
Low-power dual 2-input EXCLUSIVE-OR gate
Rev. 8 — 24 January 2013
Product data sheet
1. General description
The 74AUP2G86 provides the dual 2-input EXCLUSIVE-OR function.
Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall
times across the entire V
CC
range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire
V
CC
range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing a damaging backflow current through the device
when it is powered down.
2. Features and benefits
Wide supply voltage range from 0.8 V to 3.6 V
High noise immunity
Complies with JEDEC standards:
JESD8-12 (0.8 V to 1.3 V)
JESD8-11 (0.9 V to 1.65 V)
JESD8-7 (1.2 V to 1.95 V)
JESD8-5 (1.8 V to 2.7 V)
JESD8-B (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F Class 3A exceeds 5000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Low static power consumption; I
CC
= 0.9
A
(maximum)
Latch-up performance exceeds 100 mA per JESD78 Class II
Inputs accept voltages up to 3.6 V
Low noise overshoot and undershoot < 10 % of V
CC
I
OFF
circuitry provides partial Power-down mode operation
Multiple package options
Specified from
40 C
to +85
C
and
40 C
to +125
C

74AUP2G86GM125相似产品对比

74AUP2G86GM125 74AUP2G86GS115
描述 Logic Gates 1.8V DUAL LOW-PWR Logic Gates OR 4.6 V 20 mA
Product Attribute Attribute Value Attribute Value
制造商
Manufacturer
NXP(恩智浦) NXP(恩智浦)
产品种类
Product Category
Logic Gates Logic Gates
RoHS Details Details
Number of Gates 2 Gate 2 Gate
传播延迟时间
Propagation Delay Time
21.5 ns 21.2 ns
电源电压-最大
Supply Voltage - Max
3.6 V 4.6 V
电源电压-最小
Supply Voltage - Min
0.8 V - 0.5 V
最大工作温度
Maximum Operating Temperature
+ 125 C + 125 C
安装风格
Mounting Style
SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
XQFN8U XSON-8
系列
Packaging
Reel Reel
工厂包装数量
Factory Pack Quantity
4000 5000

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2699  2192  1129  1640  819  58  41  29  17  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved