电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3558S166PFGI

产品描述SRAM 4M ZBT 3.3V I/O SLOW X18
产品类别存储   
文件大小502KB,共25页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

71V3558S166PFGI在线购买

供应商 器件名称 价格 最低购买 库存  
71V3558S166PFGI - - 点击查看 点击购买

71V3558S166PFGI概述

SRAM 4M ZBT 3.3V I/O SLOW X18

71V3558S166PFGI规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT(艾迪悌)
产品种类
Product Category
SRAM
RoHSDetails
Memory Size4 Mbit
Organization256 k x 18
Access Time3.5 ns
Maximum Clock Frequency166 MHz
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
3.465 V
电源电压-最小
Supply Voltage - Min
3.135 V
Supply Current - Max360 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
TQFP-100
系列
Packaging
Tray
高度
Height
1.4 mm
长度
Length
20 mm
Memory TypeSDR
工作温度范围
Operating Temperature Range
- 40 C to + 85 C
类型
Type
Synchronous
宽度
Width
14 mm
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
72
单位重量
Unit Weight
0.023175 oz

文档预览

下载PDF文档
IDT71V3556S/XS
128K x 36, 256K x 18
3.3V Synchronous ZBT SRAMs
IDT71V3558S/XS
3.3V I/O, Burst Counter
IDT71V3556SA/XSA
Pipelined Outputs
IDT71V3558SA/XSA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz (x18)
(3.2 ns Clock-to-Data Access)
Supports high performance system speed - 166 MHz (x36)
(3.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V I/O Supply (V
DDQ)
Optional- Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
Description
The IDT71V3556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or
Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and two cycles later the associated data cycle occurs, be
it read or write.
The IDT71V3556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be
used to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3556/58
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three are
not asserted when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will be
completed. The data bus will tri-state two cycles after chip is deselected
or a write is initiated.
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5281 tbl 01
JANUARY 2015
1
©
2015 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
DSC-5281/12
高速电流反馈运算放大器
126155...
gaoyang9992006 ADI 工业技术
输入DC72V,输出三相AC220V,功率6KVA,用什么样的拓扑结构好些?
输入DC72V,输出三相AC220V,功率6KVA,用什么样的拓扑结构好些?...
liumnqti 电源技术
TI批次怎么辨别
TI的大神, 有一个DC/DC开关稳压器TPS54310,其批次号 9CTG4-CYVV 表示的是什么时候生产的?O2TG4-C5VL又是什么时候生产的?烦请告知,谢谢!不知道有没有这方面的丝印说明? ...
风语者之哥 TI技术论坛
理解热插拔技术:热插拔保护电路设计过程实例
理解热插拔技术:热插拔保护电路设计过程实例 作者:Marcus O'Sullivan 引言服务器、网络交换机、冗余存储磁盘阵列(RAID),以及其它形式的通信基础设施等高可用性系统,需要在整个使用生命 ......
安_然 模拟电子
请问增加 ICL7660 负电压输出电流的方法
大家好: 我习惯用ICL7660这颗ChargePump来产生负电压给运放用,因为我觉得ChargePump产生的负电源比较没有杂讯, 可是如果OP很多颗的时候会有电流不足的情形发生,负电压会下降, 先前我 ......
PSIR 电源技术
提问+msp430那么贵,哪个领域用的多?
刚查了下价格,超值系列的2553某宝要卖14一片,直插的,相比stc的2块多差太多了吧。msp430的性能优势没有价格那样超过其他的那么多啊。那么哪个领域用msp430投入实用比较多,又是为什么呢? ...
gkcn 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 456  1429  1577  2251  1185  14  11  7  56  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved