电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LV165AD112

产品描述Counter Shift Registers 8-BIT PAR IN/SER
产品类别半导体    逻辑   
文件大小791KB,共19页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
下载文档 详细参数 全文预览

74LV165AD112在线购买

供应商 器件名称 价格 最低购买 库存  
74LV165AD112 - - 点击查看 点击购买

74LV165AD112概述

Counter Shift Registers 8-BIT PAR IN/SER

74LV165AD112规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
NXP(恩智浦)
产品种类
Product Category
Counter Shift Registers
RoHSDetails
Counting SequenceSerial/Parallel to Serial
Number of Circuits1
Number of Bits8 bit
封装 / 箱体
Package / Case
SOT-109
Logic FamilyLV
Logic TypeCMOS
Number of Input Lines9
传播延迟时间
Propagation Delay Time
7.5 ns
电源电压-最大
Supply Voltage - Max
5.5 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
系列
Packaging
Tube
FunctionShift Register
宽度
Width
4 mm
安装风格
Mounting Style
SMD/SMT
Number of Output Lines1
工作电源电压
Operating Supply Voltage
2.5 V, 3.3 V, 5 V
工厂包装数量
Factory Pack Quantity
1000
电源电压-最小
Supply Voltage - Min
2 V
单位重量
Unit Weight
0.008818 oz

文档预览

下载PDF文档
74LV165A
8-bit parallel-in/serial-out shift register
Rev. 4 — 28 March 2014
Product data sheet
1. General description
The 74LV165A is an 8-bit parallel-load or serial-in shift register with complementary serial
outputs (Q7 and Q7) available from the last stage. When the parallel-load input (PL) is
LOW, parallel data from the inputs D0 to D7 are loaded into the register asynchronously.
When input PL is HIGH, data enters the register serially at the input DS. It shifts one place
to the right (Q0 Q1 Q2, etc.) with each positive-going clock transition. This feature
allows parallel-to-serial converter expansion by tying the output Q7 to the input DS of the
succeeding stage.
The clock input is a gate-OR structure which allows one input to be used as an active
LOW clock enable input (CE) input. The pin assignment for the inputs CP and CE is
arbitrary and can be reversed for layout convenience. The LOW-to-HIGH transition of the
input CE should only take place while CP HIGH for predictable operation.
Schmitt-trigger action at all inputs, makes the circuit tolerant for slower input rise and fall
times. It is fully specified for partial-power-down applications using I
OFF
. The I
OFF
circuitry
disables the output, preventing the damaging current backflow through the device when it
is powered down.
2. Features and benefits
Wide supply voltage range from 2.0 V to 5.5 V
Synchronous parallel-to-serial applications
Synchronous serial input for easy expansion
Latch-up performance exceeds 250 mA
CMOS LOW power consumption
5.5 V tolerant inputs/outputs
Direct interface with TTL levels (2.7 V to 3.6 V)
Power-down mode
Complies with JEDEC standards:
JESD8-5 (2.3 V to 2.7 V)
JESD8B/JESD36 (2.7 V to 3.6 V)
JESD8-1A (4.5 V to 5.5 V)
ESD protection:
HBM JESD22-A114-A exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
Specified from
40 C
to +85
C

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 564  2559  496  2260  1437  49  54  38  4  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved