电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LV259N112

产品描述Latches 3.3V 8-BIT ADDRSSBLE
产品类别半导体    逻辑   
文件大小108KB,共20页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
下载文档 详细参数 选型对比 全文预览

74LV259N112在线购买

供应商 器件名称 价格 最低购买 库存  
74LV259N112 - - 点击查看 点击购买

74LV259N112概述

Latches 3.3V 8-BIT ADDRSSBLE

74LV259N112规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
NXP(恩智浦)
产品种类
Product Category
Latches
RoHSDetails
Number of Circuits1 Circuit
Logic TypeTTL
Logic FamilyLV
PolarityNon-Inverting
Quiescent Current160 uA
Number of Output Lines8 Line
High Level Output Current- 6 mA
传播延迟时间
Propagation Delay Time
17 ns at 3.3 V
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
1 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 125 C
封装 / 箱体
Package / Case
PDIP-16
系列
Packaging
Tube
FunctionAddressable
高度
Height
3.2 mm
长度
Length
19.5 mm
类型
Type
D-Type
宽度
Width
6.48 mm
安装风格
Mounting Style
Through Hole
Number of Channels8 Channel
Number of Input Lines1 Line
工作电源电压
Operating Supply Voltage
3.3 V
Reset TypeMaster Reset
工厂包装数量
Factory Pack Quantity
1000
单位重量
Unit Weight
0.057419 oz

文档预览

下载PDF文档
74LV259
8-bit addressable latch
Rev. 03 — 2 January 2008
Product data sheet
1. General description
The 74LV259 is a low-voltage Si-gate CMOS device that is pin and function compatible
with 74HC259 and 74HCT259. The 74LV259 is a high-speed 8-bit addressable latch
designed for general purpose storage applications in digital systems. The 74LV259 is
multifunctional device capable of storing single-line data in eight addressable latches, and
also 3-to-8 decoder and demultiplexer, with active HIGH outputs (Q0 to Q7), functions are
available. The 74LV259 also incorporates an active LOW common reset (MR) for resetting
all latches, as well as, an active LOW enable input (LE).
The 74LV259 has four modes of operation as shown in the mode select table. In the
addressable latch mode, data on the data line (D) is written into the addressed latch. The
addressed latch will follow the data input with all non-addressed latches remaining in their
previous states. In the memory mode, all latches remain in their previous states and are
unaffected by the data or address inputs. In the 3-to-8 decoding or demultiplexing mode,
the addressed output follows the state of the (D) input with all other outputs in the LOW
state. In the reset mode all outputs are LOW and unaffected by the address (A0 to A2)
and data (D) input. When operating the 74LV259 as an address latch, changing more than
one bit of address could impose a transient-wrong address. Therefore, this should only be
done while in the memory mode.
2. Features
s
s
s
s
s
s
s
s
s
s
s
s
Optimized for low voltage applications: 1.0 V to 3.6 V
Accepts TTL input levels between V
CC
= 2.7 V and V
CC
= 3.6 V
Typical output ground bounce < 0.8 V at V
CC
= 3.3 V and T
amb
= 25
°C
Typical HIGH-level output voltage (V
OH
) undershoot: > 2 V at V
CC
= 3.3 V and
T
amb
= 25
°C
Combines demultiplexer and 8-bit latch
Serial-to-parallel capability
Output from each storage bit available
Random (addressable) data entry
Easily expandable
Common reset input
Useful as a 3-to-8 active HIGH decoder
ESD protection:
x
HBM JESD22-A114E exceeds 2000 V
x
MM JESD22-A115-A exceeds 200 V
Multiple package options
Specified from
−40 °C
to +85
°C
and from
−40 °C
to +125
°C
s
s

74LV259N112相似产品对比

74LV259N112 74LV259DB118 74LV259PW,118
描述 Latches 3.3V 8-BIT ADDRSSBLE Latches 3.3V 8-BIT ADDRSSBLE 闭锁 3.3V 8-BIT ADDRSSBLE
Product Attribute Attribute Value Attribute Value -
制造商
Manufacturer
NXP(恩智浦) NXP(恩智浦) -
产品种类
Product Category
Latches Latches -
RoHS Details Details -
Number of Circuits 1 Circuit 1 Circuit -
Logic Type TTL TTL -
Logic Family LV LV -
Polarity Non-Inverting Non-Inverting -
Quiescent Current 160 uA 160 uA -
Number of Output Lines 8 Line 8 Line -
High Level Output Current - 6 mA - 6 mA -
传播延迟时间
Propagation Delay Time
17 ns at 3.3 V 17 ns at 3.3 V -
电源电压-最大
Supply Voltage - Max
3.6 V 3.6 V -
电源电压-最小
Supply Voltage - Min
1 V 1 V -
最小工作温度
Minimum Operating Temperature
- 40 C - 40 C -
最大工作温度
Maximum Operating Temperature
+ 125 C + 125 C -
封装 / 箱体
Package / Case
PDIP-16 SSOP-16 -
系列
Packaging
Tube Reel -
Function Addressable Addressable -
高度
Height
3.2 mm 1.8 mm -
长度
Length
19.5 mm 6.4 mm -
类型
Type
D-Type D-Type -
宽度
Width
6.48 mm 5.4 mm -
安装风格
Mounting Style
Through Hole SMD/SMT -
Number of Channels 8 Channel 8 Channel -
Number of Input Lines 1 Line 1 Line -
工作电源电压
Operating Supply Voltage
3.3 V 3.3 V -
Reset Type Master Reset Master Reset -
工厂包装数量
Factory Pack Quantity
1000 2000 -
单位重量
Unit Weight
0.057419 oz 0.004586 oz -

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 518  2805  55  2721  786  57  34  45  29  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved