电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8T49N287-001NLGI

产品描述Clock Generators & Support Products Universal Frequency Translator
产品类别半导体    模拟混合信号IC   
文件大小1MB,共75页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 选型对比 全文预览

8T49N287-001NLGI在线购买

供应商 器件名称 价格 最低购买 库存  
8T49N287-001NLGI - - 点击查看 点击购买

8T49N287-001NLGI概述

Clock Generators & Support Products Universal Frequency Translator

8T49N287-001NLGI规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT(艾迪悌)
产品种类
Product Category
Clock Generators & Support Products
RoHSDetails
系列
Packaging
Tray
工厂包装数量
Factory Pack Quantity
260

文档预览

下载PDF文档
FemtoClock
®
NG Octal Universal
Frequency Translator
8T49N287
Datasheet
Description
The 8T49N287 has two independent, fractional-feedback PLLs that
can be used as jitter attenuators and frequency translators. It is
equipped with six integer and two fractional output dividers, allowing
the generation of up to 8 different output frequencies, ranging from
8kHz to 1GHz. Four of these frequencies are completely independent
of each other and the inputs. The other four are related frequencies.
The eight outputs may select among LVPECL, LVDS, HCSL, or
LVCMOS output levels.
This makes it ideal to be used in any frequency translation
application, including 1G, 10G, 40G and 100G Synchronous Ethernet,
OTN, and SONET/SDH, including ITU-T G.709 (2009) FEC rates.
The device may also behave as a frequency synthesizer.
The 8T49N287 accepts up to two differential or single-ended input
clocks and a crystal input. Each of the two internal PLLs can lock to
different input clocks which may be of independent frequencies. Each
PLL can use the other input for redundant backup of the primary
clock, but in this case, both input clocks must be related in frequency.
The device supports hitless reference switching between input clocks.
The device monitors all input clocks for Loss of Signal (LOS), and
generates an alarm when an input clock failure is detected. Automatic
and manual hitless reference switching options are supported. LOS
behavior can be set to support gapped or un-gapped clocks.
The 8T49N287 supports holdover for each PLL. The holdover has an
initial accuracy of ±50ppB from the point where the loss of all
applicable input reference(s) has been detected. It maintains a
historical average operating point for each PLL that may be returned
to in holdover at a limited phase slope.
The device places no constraints on input to output frequency conver-
sion, supporting all FEC rates, including the new revision of ITU-T Rec-
ommendation G.709 (2009), most with 0ppm conversion error.
Each PLL has a register-selectable loop bandwidth from 1.4Hz to
360Hz.
Each output supports individual phase delay settings to allow
output-output alignment.
The device supports Output Enable inputs and Lock, Holdover and
LOS status outputs.
The device is programmable through an I
2
C interface. It also supports
I
2
C master capability to allow the register configuration to be read
from an external EEPROM.
Features
Supports SDH/SONET and Synchronous Ethernet clocks
including all FEC rate conversions
<0.3ps RMS Typical jitter (including spurs), 12kHz to 20MHz
Operating modes: locked to input signal, holdover and free-run
Initial holdover accuracy of ±50ppb
Accepts up to two LVPECL, LVDS, LVHSTL, HCSL, or LVCMOS
input clocks
Accepts frequencies ranging from 8kHz up to 875MHz
Auto and manual input clock selection with hitless switching
Clock input monitoring, including support for gapped clocks
Phase-Slope Limiting and Fully Hitless Switching options to
control output phase transients
Operates from a 10MHz to 40MHz fundamental-mode crystal
Generates 8 LVPECL / LVDS / HCSL or 16 LVCMOS output clocks
Output frequencies ranging from 8kHz up to 1.0GHz (diff)
Output frequencies ranging from 8kHz to 250MHz (LVCMOS)
Four General Purpose I/O pins with optional support for status &
control:
Four Output Enable control inputs may be mapped to any of the
eight outputs
Lock, Holdover and Loss-of-Signal status outputs
Open-drain Interrupt pin
Nine programmable loop bandwidth settings for each PLL from
1.4Hz to 360Hz
Optional Fast Lock function
Programmable output phase delays in steps as small as 16ps
Register programmable through I
2
C or via external I
2
C EEPROM
Bypass clock paths for system tests
Power supply modes
V
CC
/ V
CCA
/ V
CCO
3.3V / 3.3V / 3.3V
3.3V / 3.3V / 2.5V
3.3V / 3.3V / 1.8V (LVCMOS)
2.5V / 2.5V / 3.3V
2.5V / 2.5V / 2.5V
2.5V / 2.5V / 1.8V (LVCMOS)
-40°C to 85°C ambient operating temperature
Package: 56QFN, lead-free (RoHS 6)
Typical Applications
OTN or SONET / SDH equipment Line cards (up to OC-192, and
supporting FEC ratios)
OTN de-mapping (Gapped Clock and DCO mode)
Gigabit and Terabit IP switches / routers including support of
Synchronous Ethernet
SyncE (G.8262) applications
Wireless base station baseband
Data communications
100G Ethernet
©2017 Integrated Device Technology, Inc.
1
October 30, 2017

8T49N287-001NLGI相似产品对比

8T49N287-001NLGI 8T49N287-998NLGI 8T49N287-010NLGI8 8T49N287-006NLGI8 8T49N287-011NLGI
描述 Clock Generators & Support Products Universal Frequency Translator Clock Generators & Support Products 2-in 2 PLL 8-Out FT GR.1244 Statum 3 Clock Generators & Support Products 2-in 2 PLL 8-Out FT GR.1244 Statum 3 Clock Generators & Support Products 2-in 2 PLL 8-Out FT GR.1244 Statum 3 Clock Generators & Support Products 2-in 2 PLL 8-Out FT GR.1244 Statum 3
Product Attribute Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value
制造商
Manufacturer
IDT(艾迪悌) IDT(艾迪悌) IDT(艾迪悌) IDT(艾迪悌) IDT(艾迪悌)
产品种类
Product Category
Clock Generators & Support Products Clock Generators & Support Products Clock Generators & Support Products Clock Generators & Support Products Clock Generators & Support Products
RoHS Details Details Details Details Details
工厂包装数量
Factory Pack Quantity
260 3000 3000 3000 260
系列
Packaging
Tray Reel Reel Reel Tray
msp430仿真器升级问题
我不小心点了IAR的升级提示,我马上断开了仿真器与电脑的链接;之后再链接上仿真器,仿真器的指示灯不亮了,在仿真时提示连接错误,不能set Vcc;但仿真器能给单片机供电; 我用的是IAR5.3 版本 ......
拒绝 微控制器 MCU
时标和时钟的区别
请问一下计算机组成原理里的两个概念,时标和时钟到底有什么区别? 最好能讲得详细些。...
我上一谁呢 嵌入式系统
AD中元器件的3D模型丢失了怎么办?
有谁遇到过AD打开PCB,其中元器件的3D模型都没了?之前还好好的,都在,今天一打开全没啦!:Sad: 怎么回事?怎么再加上呢? 求助!求助! ...
yjguohua PCB设计
Micropython 官方教程翻译【总汇】
本帖最后由 我的学号 于 2016-4-23 14:58 编辑 写在前边的话:看到 EE 上各路大神将micropy 玩得各种出神入化,本想简单入门,看到 D大 @dcexpert 很早前的帖子里 https://bbs.eeworld.com.c ......
我的学号 MicroPython开源版块
这个比较器中间五管交叉连接的作用是什么
这个比较器中间五管交叉连接的作用是什么,仿真测试得到是下降沿触发,具体哪里起下降沿触发的作用。 最好能把整个图完整分析一下,谢谢!(上面5个是p18,其他的是n18)567641 ...
真让人头大55 模拟电子
专注FPGA
2011-05-10 转眼工作四年了,今天开始专注FPGA开发,ARM的开发. 其它技术不作为主要方向了. ...
sxhhhjicbb FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1277  1453  2805  1995  1962  55  28  40  59  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved