电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61VPS102436B

产品描述SRAM
产品类别存储   
文件大小1MB,共35页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 详细参数 选型对比 全文预览

IS61VPS102436B在线购买

供应商 器件名称 价格 最低购买 库存  
IS61VPS102436B - - 点击查看 点击购买

IS61VPS102436B概述

SRAM

IS61VPS102436B规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
ISSI(芯成半导体)
产品种类
Product Category
SRAM

文档预览

下载PDF文档
IS61(64)LPS102436B/IS61(64)VPS/VVPS102436B
IS61(64)LPS204818B/IS61(64)VPS/VVPS204818B
1M x 36, 1M x 32, 2M x 18
36 Mb SYNCHRONOUS PIPELINED,
SINgLE CYCLE DESELECT STATIC RAM
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Burst sequence control using MODE input
• Three chip enable option for simple depth ex-
pansion and address pipelining
• Common data inputs and data outputs
• Auto Power-down during deselect
• Single cycle deselect
• Snooze MODE for reduced-power standby
• JTAG Boundary Scan for BGA package
• Power Supply
LPS: V
dd
3.3V (+ 5%),
V
ddq
3.3V/2.5V (+ 5%)
VPS: V
dd
2.5V (+ 5%),
V
ddq
2.5V (+ 5%)
VVPS: V
dd
1.8V (+ 5%),
V
ddq
1.8V (+ 5%)
• JEDEC 100-Pin QFP, 119-ball BGA, and 165-
ball BGA packages
• Lead-free available
NOVEMBER 2017
DESCRIPTION
The 36Mb product family features high-speed, low-power
synchronous static RAMs designed to provide burstable,
high-performance memory for communication and net-
working applications. The IS61LPS/VPS102436B and
IS64LPS102436B are organized as 1,048,476 words by
36 bits. The IS61LPS102432B is organized as 1,048,476
words by 32 bits. The IS61LPS/VPS204818B is organized
as 2,096,952 words by 18 bits. Fabricated with
ISSI
's
advanced CMOS technology, the device integrates a
2-bit burst counter, high-speed SRAM core, and high-
drive capability outputs into a single monolithic circuit. All
synchronous inputs pass through registers controlled by
a positive-edge-triggered single clock input.
Write cycles are internally self-timed and are initiated by
the rising edge of the clock input. Write cycles can be
one to four bytes wide as controlled by the write control
inputs.
Separate byte enables allow individual bytes to be written.
The byte write operation is performed by using the byte
write enable (BWE) input combined with one or more
individual byte write signals (BWx). In addition, Global
Write (GW) is available for writing all bytes at one time,
regardless of the byte write controls.
Bursts can be initiated with either ADSP (Address Status
Processor) or ADSC (Address Status Cache Controller)
input pins. Subsequent burst addresses can be gener-
ated internally and controlled by the ADV (burst address
advance) input pin.
The mode pin is used to select the burst sequence or-
der, Linear burst is achieved when this pin is tied LOW.
Interleave burst is achieved when this pin is tied HIGH
or left floating.
250
2.8
4
250
200
3.1
5
200
166
3.8
6
166
Units
ns
ns
MHz
FAST ACCESS TIME
Symbol
t
kq
t
kc
Parameter
Clock Access Time
Cycle Time
Frequency
Copyright © 2017 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. C
11/03/2017
1

IS61VPS102436B相似产品对比

IS61VPS102436B IS61LPS204818B-200TQLI IS61VPS102436B-250B3L IS61VPS102436B-166B3LI-TR IS61VPS102436B-250TQLI
描述 SRAM Cache SRAM, 2MX18, 3.1ns, CMOS, PQFP100, LQFP-100 SRAM 36Mb 2.5v 250Mhz 1M x 36 Sync SRAM Cache SRAM, SRAM 36M, 2.5V, 250Mhz Sync SRAM
Product Attribute Attribute Value - Attribute Value - Attribute Value
制造商
Manufacturer
ISSI(芯成半导体) - ISSI(芯成半导体) - ISSI(芯成半导体)
产品种类
Product Category
SRAM - SRAM - SRAM
看到不少关于液晶的啊...我也来发一个~~~~~~(160X80,带四线触摸屏)【图片已更新】
最近在准备电子设计大赛,从网上买了块液晶,昨天刚到,今天从网上找了些资料简单的试了试,现在拿出来分享了液晶是160*80的点阵液晶,带一个四线触摸屏,做工很不错,价格也便宜,才20块,虽说 ......
anqi90 单片机
哪位大侠9B96开发板uC/OS ii移植成功了啊?
哪位大侠9B96开发板uC/OS ii移植成功了啊?可否分享一啊?我邮箱wzpstudy@126.com 非常感激...
wzp2007 微控制器 MCU
出10.1寸电容屏模块,STM32F429可驱动
出一块微雪98新10.1寸电容屏模块STM32F429可驱动 买来只用过一次就放那里了,想着后面也用不到,所以出了。LVDS和RGB双接口,原包装都在,资料可自行下载。有人要的话吱一声,我去做链接。2 ......
流年u7 淘e淘
TWS蓝牙耳机拆机
TWS蓝牙耳机拆机 19.9买的TWS蓝牙耳机拆开来看,粗工烂造,不管是线材的质量还是PCB的质量,还有工人焊接的工 艺。做工非常粗糙!尤其是26mAh的锂电池,放了一个月时间没充电而已,就再也 ......
QWE4562009 分立器件
概念辨析:dBm, dBi, dBd, dB, dBc
1、dBmdBm是一个考征功率绝对值的值,计算公式为:10lgP(功率值/1mw)。 如果发射功率P为1mw,折算为dBm后为0dBm。 对于40W的功率,按dBm单位进行折算后的值应为:10lg(40W/1mw)=10lg(40000 ......
JasonYoo 无线连接
以前看到关于芯片组的提问
芯片组(Chipset)是主板的核心组成部分,如果说中央处理器(CPU)是整个电脑系统的心脏,那么芯片组将是整个身体的躯干。在电脑界称设计芯片组的厂家为Core Logic,Core的中文意义是核心或中心 ......
koujuan PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 264  255  1658  849  124  15  23  13  50  5 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved